Commit | Line | Data |
---|---|---|
86530b38 AT |
1 | /* |
2 | * ========== Copyright Header Begin ========================================== | |
3 | * | |
4 | * OpenSPARC T2 Processor File: PCIeIommu4V64kTr.s | |
5 | * Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved | |
6 | * 4150 Network Circle, Santa Clara, California 95054, U.S.A. | |
7 | * | |
8 | * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. | |
9 | * | |
10 | * This program is free software; you can redistribute it and/or modify | |
11 | * it under the terms of the GNU General Public License as published by | |
12 | * the Free Software Foundation; version 2 of the License. | |
13 | * | |
14 | * This program is distributed in the hope that it will be useful, | |
15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
17 | * GNU General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU General Public License | |
20 | * along with this program; if not, write to the Free Software | |
21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
22 | * | |
23 | * For the avoidance of doubt, and except that if any non-GPL license | |
24 | * choice is available it will apply instead, Sun elects to use only | |
25 | * the General Public License version 2 (GPLv2) at this time for any | |
26 | * software where a choice of GPL license versions is made | |
27 | * available with the language indicating that GPLv2 or any later version | |
28 | * may be used, or where a choice of which version of the GPL is applied is | |
29 | * otherwise unspecified. | |
30 | * | |
31 | * Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara, | |
32 | * CA 95054 USA or visit www.sun.com if you need additional information or | |
33 | * have any questions. | |
34 | * | |
35 | * | |
36 | * ========== Copyright Header End ============================================ | |
37 | */ | |
38 | #define ENABLE_PCIE_LINK_TRAINING | |
39 | #define ENABLE_PCIE_MPS_512 | |
40 | #define MAIN_PAGE_HV_ALSO | |
41 | ||
42 | #define H_HT0_Interrupt_0x60 | |
43 | #define My_HT0_Interrupt_0x60 \ | |
44 | call my_trap_code; \ | |
45 | nop; \ | |
46 | retry; \ | |
47 | nop; | |
48 | ||
49 | #include "hboot.s" | |
50 | #include "peu_defines.h" | |
51 | #include "ncu_defines.h" | |
52 | ||
53 | #define MEM32_WR_ADDR mpeval(N2_PCIE_BASE_ADDR + MEM32_OFFSET_BASE_REG_DATA) | |
54 | ||
55 | #define DMA_DATA_ADDR 0x007f0000 | |
56 | ||
57 | #define IOMMU_TTE_ADDR 0x40000000 | |
58 | ||
59 | ! Bits 6:4 = Page Size: 0=8KB, 1=64KB, 3=4MB, 6=256MB; Bits 3:0 = TSB Table size: 6=64k entries | |
60 | #define IOTSBDESC_1_DATA mpeval((1<<63)|(IOMMU_TTE_ADDR << 21) | (1 << 4) | 0x6) | |
61 | ||
62 | ||
63 | /************************************************************************ | |
64 | Test case code start | |
65 | ************************************************************************/ | |
66 | .text | |
67 | .global main | |
68 | ||
69 | main: | |
70 | ta T_CHANGE_HPRIV | |
71 | nop | |
72 | ||
73 | ! enable interrupts & provide basic handler | |
74 | #include "piu_rupt_enable.s" | |
75 | ||
76 | ! enable SUN4U translation in the IOMMU | |
77 | ||
78 | write_mmu_ctl_reg: | |
79 | setx FIRE_DLC_MMU_CSR_A_CTL_ADDR, %g1, %g2 | |
80 | setx 0x00307, %g1, %g3 ! 9:8 11 = Cache enabled, | |
81 | ! 3: 1 = Busid Select, 1 = use busid[5:0] for DEV2IOTSB index | |
82 | ! 2: 1 = SUN4V enabled, | |
83 | ! 1: 1 = bypass enabled, | |
84 | ! 0: 1 = translation enabled | |
85 | stx %g3, [%g2] | |
86 | ldx [%g2], %g3 | |
87 | ||
88 | ! setup the DEV2IOTSB - the all busids map to IOTSBDESC ram entry 1 | |
89 | ! (currently it looks like the denali transactor (or vera wrapper) is generating | |
90 | ! a random busid, so map them all to IOTSB 1. | |
91 | ||
92 | write_dev2iotsb: | |
93 | setx FIRE_DLC_MMU_CSR_A_DEV2IOTSB_ADDR, %g1, %g2 | |
94 | setx 0x0101010101010101, %g1, %g3 | |
95 | stx %g3, [%g2 + 0x00] | |
96 | stx %g3, [%g2 + 0x08] | |
97 | stx %g3, [%g2 + 0x10] | |
98 | stx %g3, [%g2 + 0x18] | |
99 | stx %g3, [%g2 + 0x20] | |
100 | stx %g3, [%g2 + 0x28] | |
101 | stx %g3, [%g2 + 0x30] | |
102 | stx %g3, [%g2 + 0x38] | |
103 | stx %g3, [%g2 + 0x40] | |
104 | stx %g3, [%g2 + 0x48] | |
105 | stx %g3, [%g2 + 0x50] | |
106 | stx %g3, [%g2 + 0x58] | |
107 | stx %g3, [%g2 + 0x60] | |
108 | stx %g3, [%g2 + 0x68] | |
109 | stx %g3, [%g2 + 0x70] | |
110 | stx %g3, [%g2 + 0x78] | |
111 | ||
112 | ! setup entry 1 of the IOTSBDESC ram | |
113 | ||
114 | write_iotsbdesc: | |
115 | setx FIRE_DLC_MMU_CSR_A_IOTSBDESC_ADDR, %g1, %g2 | |
116 | setx IOTSBDESC_1_DATA, %g1, %g3 | |
117 | stx %g3, [%g2 + 8] | |
118 | ldx [%g2], %g3 | |
119 | ||
120 | ||
121 | ! Trigger some DMA Reads of various lengths | |
122 | ||
123 | ! Created 09/11/2005 17:27:05 by /home/somePerson/bin/genDMAs.pl | |
124 | setx 0x007f0000, %g1, %g2 ! DMA start address | |
125 | setx 0x00010000, %g1, %g3 ! page size | |
126 | #define DMA_ADDR_01 mpeval(0x007f0000 + 0,16,16) | |
127 | #define DMA_ADDR_02 mpeval(0x007f0000 + 64,16,16) | |
128 | #define DMA_ADDR_03 mpeval(0x007f0000 + 128,16,16) | |
129 | DMA0: nop | |
130 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA0)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_01, DMA_ADDR_02, "64'h100",1) | |
131 | stx %g2, [%g2] | |
132 | ldx [%g2 + 0x00], %g4 | |
133 | ldx [%g2 + 0x08], %g5 | |
134 | ldx [%g2 + 0x10], %g6 | |
135 | ldx [%g2 + 0x18], %g4 | |
136 | ldx [%g2 + 0x20], %g5 | |
137 | ldx [%g2 + 0x28], %g6 | |
138 | ldx [%g2 + 0x30], %g4 | |
139 | ldx [%g2 + 0x38], %g5 | |
140 | ldx [%g2 + 0x40], %g6 | |
141 | ldx [%g2 + 0x48], %g4 | |
142 | ldx [%g2 + 0x50], %g5 | |
143 | ldx [%g2 + 0x58], %g6 | |
144 | ldx [%g2 + 0x60], %g4 | |
145 | ldx [%g2 + 0x68], %g5 | |
146 | ldx [%g2 + 0x70], %g6 | |
147 | ldx [%g2 + 0x78], %g4 | |
148 | ldx [%g2 + 0x80], %g5 | |
149 | ldx [%g2 + 0x88], %g6 | |
150 | ldx [%g2 + 0x90], %g4 | |
151 | ldx [%g2 + 0x98], %g5 | |
152 | ldx [%g2 + 0xa0], %g6 | |
153 | add %g2, %g3, %g2 | |
154 | #define DMA_ADDR_11 mpeval(0x00800000 + 0,16,16) | |
155 | #define DMA_ADDR_12 mpeval(0x00800000 + 64,16,16) | |
156 | #define DMA_ADDR_13 mpeval(0x00800000 + 128,16,16) | |
157 | DMA1: nop | |
158 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA1)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_11, DMA_ADDR_12, "64'h100",1) | |
159 | stx %g2, [%g2] | |
160 | ldx [%g2 + 64], %g4 | |
161 | ldx [%g2 + 128], %g5 | |
162 | ldx [%g2 + 192], %g6 | |
163 | add %g2, %g3, %g2 | |
164 | #define DMA_ADDR_21 mpeval(0x00810000 + 0,16,16) | |
165 | #define DMA_ADDR_22 mpeval(0x00810000 + 64,16,16) | |
166 | #define DMA_ADDR_23 mpeval(0x00810000 + 128,16,16) | |
167 | DMA2: nop | |
168 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA2)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_21, DMA_ADDR_22, "64'h100",1) | |
169 | stx %g2, [%g2] | |
170 | ldx [%g2 + 64], %g4 | |
171 | ldx [%g2 + 128], %g5 | |
172 | ldx [%g2 + 192], %g6 | |
173 | add %g2, %g3, %g2 | |
174 | #define DMA_ADDR_31 mpeval(0x00820000 + 0,16,16) | |
175 | #define DMA_ADDR_32 mpeval(0x00820000 + 64,16,16) | |
176 | #define DMA_ADDR_33 mpeval(0x00820000 + 128,16,16) | |
177 | DMA3: nop | |
178 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA3)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_31, DMA_ADDR_32, "64'h100",1) | |
179 | stx %g2, [%g2] | |
180 | ldx [%g2 + 64], %g4 | |
181 | ldx [%g2 + 128], %g5 | |
182 | ldx [%g2 + 192], %g6 | |
183 | add %g2, %g3, %g2 | |
184 | #define DMA_ADDR_41 mpeval(0x00830000 + 0,16,16) | |
185 | #define DMA_ADDR_42 mpeval(0x00830000 + 64,16,16) | |
186 | #define DMA_ADDR_43 mpeval(0x00830000 + 128,16,16) | |
187 | DMA4: nop | |
188 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA4)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_41, DMA_ADDR_42, "64'h100",1) | |
189 | stx %g2, [%g2] | |
190 | ldx [%g2 + 64], %g4 | |
191 | ldx [%g2 + 128], %g5 | |
192 | ldx [%g2 + 192], %g6 | |
193 | add %g2, %g3, %g2 | |
194 | #define DMA_ADDR_51 mpeval(0x00840000 + 0,16,16) | |
195 | #define DMA_ADDR_52 mpeval(0x00840000 + 64,16,16) | |
196 | #define DMA_ADDR_53 mpeval(0x00840000 + 128,16,16) | |
197 | DMA5: nop | |
198 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA5)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_51, DMA_ADDR_52, "64'h100",1) | |
199 | stx %g2, [%g2] | |
200 | ldx [%g2 + 64], %g4 | |
201 | ldx [%g2 + 128], %g5 | |
202 | ldx [%g2 + 192], %g6 | |
203 | add %g2, %g3, %g2 | |
204 | #define DMA_ADDR_61 mpeval(0x00850000 + 0,16,16) | |
205 | #define DMA_ADDR_62 mpeval(0x00850000 + 64,16,16) | |
206 | #define DMA_ADDR_63 mpeval(0x00850000 + 128,16,16) | |
207 | DMA6: nop | |
208 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA6)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_61, DMA_ADDR_62, "64'h100",1) | |
209 | stx %g2, [%g2] | |
210 | ldx [%g2 + 64], %g4 | |
211 | ldx [%g2 + 128], %g5 | |
212 | ldx [%g2 + 192], %g6 | |
213 | add %g2, %g3, %g2 | |
214 | #define DMA_ADDR_71 mpeval(0x00860000 + 0,16,16) | |
215 | #define DMA_ADDR_72 mpeval(0x00860000 + 64,16,16) | |
216 | #define DMA_ADDR_73 mpeval(0x00860000 + 128,16,16) | |
217 | DMA7: nop | |
218 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA7)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_71, DMA_ADDR_72, "64'h100",1) | |
219 | stx %g2, [%g2] | |
220 | ldx [%g2 + 64], %g4 | |
221 | ldx [%g2 + 128], %g5 | |
222 | ldx [%g2 + 192], %g6 | |
223 | add %g2, %g3, %g2 | |
224 | #define DMA_ADDR_81 mpeval(0x00870000 + 0,16,16) | |
225 | #define DMA_ADDR_82 mpeval(0x00870000 + 64,16,16) | |
226 | #define DMA_ADDR_83 mpeval(0x00870000 + 128,16,16) | |
227 | DMA8: nop | |
228 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA8)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_81, DMA_ADDR_82, "64'h100",1) | |
229 | stx %g2, [%g2] | |
230 | ldx [%g2 + 64], %g4 | |
231 | ldx [%g2 + 128], %g5 | |
232 | ldx [%g2 + 192], %g6 | |
233 | add %g2, %g3, %g2 | |
234 | #define DMA_ADDR_91 mpeval(0x00880000 + 0,16,16) | |
235 | #define DMA_ADDR_92 mpeval(0x00880000 + 64,16,16) | |
236 | #define DMA_ADDR_93 mpeval(0x00880000 + 128,16,16) | |
237 | DMA9: nop | |
238 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA9)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_91, DMA_ADDR_92, "64'h100",1) | |
239 | stx %g2, [%g2] | |
240 | ldx [%g2 + 64], %g4 | |
241 | ldx [%g2 + 128], %g5 | |
242 | ldx [%g2 + 192], %g6 | |
243 | add %g2, %g3, %g2 | |
244 | #define DMA_ADDR_101 mpeval(0x00890000 + 0,16,16) | |
245 | #define DMA_ADDR_102 mpeval(0x00890000 + 64,16,16) | |
246 | #define DMA_ADDR_103 mpeval(0x00890000 + 128,16,16) | |
247 | DMA10: nop | |
248 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA10)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_101, DMA_ADDR_102, "64'h100",1) | |
249 | stx %g2, [%g2] | |
250 | ldx [%g2 + 64], %g4 | |
251 | ldx [%g2 + 128], %g5 | |
252 | ldx [%g2 + 192], %g6 | |
253 | add %g2, %g3, %g2 | |
254 | #define DMA_ADDR_111 mpeval(0x008a0000 + 0,16,16) | |
255 | #define DMA_ADDR_112 mpeval(0x008a0000 + 64,16,16) | |
256 | #define DMA_ADDR_113 mpeval(0x008a0000 + 128,16,16) | |
257 | DMA11: nop | |
258 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA11)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_111, DMA_ADDR_112, "64'h100",1) | |
259 | stx %g2, [%g2] | |
260 | ldx [%g2 + 64], %g4 | |
261 | ldx [%g2 + 128], %g5 | |
262 | ldx [%g2 + 192], %g6 | |
263 | add %g2, %g3, %g2 | |
264 | #define DMA_ADDR_121 mpeval(0x008b0000 + 0,16,16) | |
265 | #define DMA_ADDR_122 mpeval(0x008b0000 + 64,16,16) | |
266 | #define DMA_ADDR_123 mpeval(0x008b0000 + 128,16,16) | |
267 | DMA12: nop | |
268 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA12)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_121, DMA_ADDR_122, "64'h100",1) | |
269 | stx %g2, [%g2] | |
270 | ldx [%g2 + 64], %g4 | |
271 | ldx [%g2 + 128], %g5 | |
272 | ldx [%g2 + 192], %g6 | |
273 | add %g2, %g3, %g2 | |
274 | #define DMA_ADDR_131 mpeval(0x008c0000 + 0,16,16) | |
275 | #define DMA_ADDR_132 mpeval(0x008c0000 + 64,16,16) | |
276 | #define DMA_ADDR_133 mpeval(0x008c0000 + 128,16,16) | |
277 | DMA13: nop | |
278 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA13)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_131, DMA_ADDR_132, "64'h100",1) | |
279 | stx %g2, [%g2] | |
280 | ldx [%g2 + 64], %g4 | |
281 | ldx [%g2 + 128], %g5 | |
282 | ldx [%g2 + 192], %g6 | |
283 | add %g2, %g3, %g2 | |
284 | #define DMA_ADDR_141 mpeval(0x008d0000 + 0,16,16) | |
285 | #define DMA_ADDR_142 mpeval(0x008d0000 + 64,16,16) | |
286 | #define DMA_ADDR_143 mpeval(0x008d0000 + 128,16,16) | |
287 | DMA14: nop | |
288 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA14)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_141, DMA_ADDR_142, "64'h100",1) | |
289 | stx %g2, [%g2] | |
290 | ldx [%g2 + 64], %g4 | |
291 | ldx [%g2 + 128], %g5 | |
292 | ldx [%g2 + 192], %g6 | |
293 | add %g2, %g3, %g2 | |
294 | #define DMA_ADDR_151 mpeval(0x008e0000 + 0,16,16) | |
295 | #define DMA_ADDR_152 mpeval(0x008e0000 + 64,16,16) | |
296 | #define DMA_ADDR_153 mpeval(0x008e0000 + 128,16,16) | |
297 | DMA15: nop | |
298 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA15)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_151, DMA_ADDR_152, "64'h100",1) | |
299 | stx %g2, [%g2] | |
300 | ldx [%g2 + 64], %g4 | |
301 | ldx [%g2 + 128], %g5 | |
302 | ldx [%g2 + 192], %g6 | |
303 | add %g2, %g3, %g2 | |
304 | #define DMA_ADDR_161 mpeval(0x008f0000 + 0,16,16) | |
305 | #define DMA_ADDR_162 mpeval(0x008f0000 + 64,16,16) | |
306 | #define DMA_ADDR_163 mpeval(0x008f0000 + 128,16,16) | |
307 | DMA16: nop | |
308 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA16)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_161, DMA_ADDR_162, "64'h100",1) | |
309 | stx %g2, [%g2] | |
310 | ldx [%g2 + 64], %g4 | |
311 | ldx [%g2 + 128], %g5 | |
312 | ldx [%g2 + 192], %g6 | |
313 | add %g2, %g3, %g2 | |
314 | #define DMA_ADDR_171 mpeval(0x00900000 + 0,16,16) | |
315 | #define DMA_ADDR_172 mpeval(0x00900000 + 64,16,16) | |
316 | #define DMA_ADDR_173 mpeval(0x00900000 + 128,16,16) | |
317 | DMA17: nop | |
318 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA17)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_171, DMA_ADDR_172, "64'h100",1) | |
319 | stx %g2, [%g2] | |
320 | ldx [%g2 + 64], %g4 | |
321 | ldx [%g2 + 128], %g5 | |
322 | ldx [%g2 + 192], %g6 | |
323 | add %g2, %g3, %g2 | |
324 | #define DMA_ADDR_181 mpeval(0x00910000 + 0,16,16) | |
325 | #define DMA_ADDR_182 mpeval(0x00910000 + 64,16,16) | |
326 | #define DMA_ADDR_183 mpeval(0x00910000 + 128,16,16) | |
327 | DMA18: nop | |
328 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA18)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_181, DMA_ADDR_182, "64'h100",1) | |
329 | stx %g2, [%g2] | |
330 | ldx [%g2 + 64], %g4 | |
331 | ldx [%g2 + 128], %g5 | |
332 | ldx [%g2 + 192], %g6 | |
333 | add %g2, %g3, %g2 | |
334 | #define DMA_ADDR_191 mpeval(0x00920000 + 0,16,16) | |
335 | #define DMA_ADDR_192 mpeval(0x00920000 + 64,16,16) | |
336 | #define DMA_ADDR_193 mpeval(0x00920000 + 128,16,16) | |
337 | DMA19: nop | |
338 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA19)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_191, DMA_ADDR_192, "64'h100",1) | |
339 | stx %g2, [%g2] | |
340 | ldx [%g2 + 64], %g4 | |
341 | ldx [%g2 + 128], %g5 | |
342 | ldx [%g2 + 192], %g6 | |
343 | add %g2, %g3, %g2 | |
344 | #define DMA_ADDR_201 mpeval(0x00930000 + 0,16,16) | |
345 | #define DMA_ADDR_202 mpeval(0x00930000 + 64,16,16) | |
346 | #define DMA_ADDR_203 mpeval(0x00930000 + 128,16,16) | |
347 | DMA20: nop | |
348 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA20)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_201, DMA_ADDR_202, "64'h100",1) | |
349 | stx %g2, [%g2] | |
350 | ldx [%g2 + 64], %g4 | |
351 | ldx [%g2 + 128], %g5 | |
352 | ldx [%g2 + 192], %g6 | |
353 | add %g2, %g3, %g2 | |
354 | #define DMA_ADDR_211 mpeval(0x00940000 + 0,16,16) | |
355 | #define DMA_ADDR_212 mpeval(0x00940000 + 64,16,16) | |
356 | #define DMA_ADDR_213 mpeval(0x00940000 + 128,16,16) | |
357 | DMA21: nop | |
358 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA21)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_211, DMA_ADDR_212, "64'h100",1) | |
359 | stx %g2, [%g2] | |
360 | ldx [%g2 + 64], %g4 | |
361 | ldx [%g2 + 128], %g5 | |
362 | ldx [%g2 + 192], %g6 | |
363 | add %g2, %g3, %g2 | |
364 | #define DMA_ADDR_221 mpeval(0x00950000 + 0,16,16) | |
365 | #define DMA_ADDR_222 mpeval(0x00950000 + 64,16,16) | |
366 | #define DMA_ADDR_223 mpeval(0x00950000 + 128,16,16) | |
367 | DMA22: nop | |
368 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA22)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_221, DMA_ADDR_222, "64'h100",1) | |
369 | stx %g2, [%g2] | |
370 | ldx [%g2 + 64], %g4 | |
371 | ldx [%g2 + 128], %g5 | |
372 | ldx [%g2 + 192], %g6 | |
373 | add %g2, %g3, %g2 | |
374 | #define DMA_ADDR_231 mpeval(0x00960000 + 0,16,16) | |
375 | #define DMA_ADDR_232 mpeval(0x00960000 + 64,16,16) | |
376 | #define DMA_ADDR_233 mpeval(0x00960000 + 128,16,16) | |
377 | DMA23: nop | |
378 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA23)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_231, DMA_ADDR_232, "64'h100",1) | |
379 | stx %g2, [%g2] | |
380 | ldx [%g2 + 64], %g4 | |
381 | ldx [%g2 + 128], %g5 | |
382 | ldx [%g2 + 192], %g6 | |
383 | add %g2, %g3, %g2 | |
384 | #define DMA_ADDR_241 mpeval(0x00970000 + 0,16,16) | |
385 | #define DMA_ADDR_242 mpeval(0x00970000 + 64,16,16) | |
386 | #define DMA_ADDR_243 mpeval(0x00970000 + 128,16,16) | |
387 | DMA24: nop | |
388 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA24)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_241, DMA_ADDR_242, "64'h100",1) | |
389 | stx %g2, [%g2] | |
390 | ldx [%g2 + 64], %g4 | |
391 | ldx [%g2 + 128], %g5 | |
392 | ldx [%g2 + 192], %g6 | |
393 | add %g2, %g3, %g2 | |
394 | #define DMA_ADDR_251 mpeval(0x00980000 + 0,16,16) | |
395 | #define DMA_ADDR_252 mpeval(0x00980000 + 64,16,16) | |
396 | #define DMA_ADDR_253 mpeval(0x00980000 + 128,16,16) | |
397 | DMA25: nop | |
398 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA25)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_251, DMA_ADDR_252, "64'h100",1) | |
399 | stx %g2, [%g2] | |
400 | ldx [%g2 + 64], %g4 | |
401 | ldx [%g2 + 128], %g5 | |
402 | ldx [%g2 + 192], %g6 | |
403 | add %g2, %g3, %g2 | |
404 | #define DMA_ADDR_261 mpeval(0x00990000 + 0,16,16) | |
405 | #define DMA_ADDR_262 mpeval(0x00990000 + 64,16,16) | |
406 | #define DMA_ADDR_263 mpeval(0x00990000 + 128,16,16) | |
407 | DMA26: nop | |
408 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA26)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_261, DMA_ADDR_262, "64'h100",1) | |
409 | stx %g2, [%g2] | |
410 | ldx [%g2 + 64], %g4 | |
411 | ldx [%g2 + 128], %g5 | |
412 | ldx [%g2 + 192], %g6 | |
413 | add %g2, %g3, %g2 | |
414 | #define DMA_ADDR_271 mpeval(0x009a0000 + 0,16,16) | |
415 | #define DMA_ADDR_272 mpeval(0x009a0000 + 64,16,16) | |
416 | #define DMA_ADDR_273 mpeval(0x009a0000 + 128,16,16) | |
417 | DMA27: nop | |
418 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA27)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_271, DMA_ADDR_272, "64'h100",1) | |
419 | stx %g2, [%g2] | |
420 | ldx [%g2 + 64], %g4 | |
421 | ldx [%g2 + 128], %g5 | |
422 | ldx [%g2 + 192], %g6 | |
423 | add %g2, %g3, %g2 | |
424 | #define DMA_ADDR_281 mpeval(0x009b0000 + 0,16,16) | |
425 | #define DMA_ADDR_282 mpeval(0x009b0000 + 64,16,16) | |
426 | #define DMA_ADDR_283 mpeval(0x009b0000 + 128,16,16) | |
427 | DMA28: nop | |
428 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA28)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_281, DMA_ADDR_282, "64'h100",1) | |
429 | stx %g2, [%g2] | |
430 | ldx [%g2 + 64], %g4 | |
431 | ldx [%g2 + 128], %g5 | |
432 | ldx [%g2 + 192], %g6 | |
433 | add %g2, %g3, %g2 | |
434 | #define DMA_ADDR_291 mpeval(0x009c0000 + 0,16,16) | |
435 | #define DMA_ADDR_292 mpeval(0x009c0000 + 64,16,16) | |
436 | #define DMA_ADDR_293 mpeval(0x009c0000 + 128,16,16) | |
437 | DMA29: nop | |
438 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA29)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_291, DMA_ADDR_292, "64'h100",1) | |
439 | stx %g2, [%g2] | |
440 | ldx [%g2 + 64], %g4 | |
441 | ldx [%g2 + 128], %g5 | |
442 | ldx [%g2 + 192], %g6 | |
443 | add %g2, %g3, %g2 | |
444 | #define DMA_ADDR_301 mpeval(0x009d0000 + 0,16,16) | |
445 | #define DMA_ADDR_302 mpeval(0x009d0000 + 64,16,16) | |
446 | #define DMA_ADDR_303 mpeval(0x009d0000 + 128,16,16) | |
447 | DMA30: nop | |
448 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA30)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_301, DMA_ADDR_302, "64'h100",1) | |
449 | stx %g2, [%g2] | |
450 | ldx [%g2 + 64], %g4 | |
451 | ldx [%g2 + 128], %g5 | |
452 | ldx [%g2 + 192], %g6 | |
453 | add %g2, %g3, %g2 | |
454 | #define DMA_ADDR_311 mpeval(0x009e0000 + 0,16,16) | |
455 | #define DMA_ADDR_312 mpeval(0x009e0000 + 64,16,16) | |
456 | #define DMA_ADDR_313 mpeval(0x009e0000 + 128,16,16) | |
457 | DMA31: nop | |
458 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA31)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_311, DMA_ADDR_312, "64'h100",1) | |
459 | stx %g2, [%g2] | |
460 | ldx [%g2 + 64], %g4 | |
461 | ldx [%g2 + 128], %g5 | |
462 | ldx [%g2 + 192], %g6 | |
463 | add %g2, %g3, %g2 | |
464 | #define DMA_ADDR_321 mpeval(0x009f0000 + 0,16,16) | |
465 | #define DMA_ADDR_322 mpeval(0x009f0000 + 64,16,16) | |
466 | #define DMA_ADDR_323 mpeval(0x009f0000 + 128,16,16) | |
467 | DMA32: nop | |
468 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA32)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_321, DMA_ADDR_322, "64'h100",1) | |
469 | stx %g2, [%g2] | |
470 | ldx [%g2 + 64], %g4 | |
471 | ldx [%g2 + 128], %g5 | |
472 | ldx [%g2 + 192], %g6 | |
473 | add %g2, %g3, %g2 | |
474 | #define DMA_ADDR_331 mpeval(0x00a00000 + 0,16,16) | |
475 | #define DMA_ADDR_332 mpeval(0x00a00000 + 64,16,16) | |
476 | #define DMA_ADDR_333 mpeval(0x00a00000 + 128,16,16) | |
477 | DMA33: nop | |
478 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA33)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_331, DMA_ADDR_332, "64'h100",1) | |
479 | stx %g2, [%g2] | |
480 | ldx [%g2 + 64], %g4 | |
481 | ldx [%g2 + 128], %g5 | |
482 | ldx [%g2 + 192], %g6 | |
483 | add %g2, %g3, %g2 | |
484 | #define DMA_ADDR_341 mpeval(0x00a10000 + 0,16,16) | |
485 | #define DMA_ADDR_342 mpeval(0x00a10000 + 64,16,16) | |
486 | #define DMA_ADDR_343 mpeval(0x00a10000 + 128,16,16) | |
487 | DMA34: nop | |
488 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA34)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_341, DMA_ADDR_342, "64'h100",1) | |
489 | stx %g2, [%g2] | |
490 | ldx [%g2 + 64], %g4 | |
491 | ldx [%g2 + 128], %g5 | |
492 | ldx [%g2 + 192], %g6 | |
493 | add %g2, %g3, %g2 | |
494 | #define DMA_ADDR_351 mpeval(0x00a20000 + 0,16,16) | |
495 | #define DMA_ADDR_352 mpeval(0x00a20000 + 64,16,16) | |
496 | #define DMA_ADDR_353 mpeval(0x00a20000 + 128,16,16) | |
497 | DMA35: nop | |
498 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA35)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_351, DMA_ADDR_352, "64'h100",1) | |
499 | stx %g2, [%g2] | |
500 | ldx [%g2 + 64], %g4 | |
501 | ldx [%g2 + 128], %g5 | |
502 | ldx [%g2 + 192], %g6 | |
503 | add %g2, %g3, %g2 | |
504 | #define DMA_ADDR_361 mpeval(0x00a30000 + 0,16,16) | |
505 | #define DMA_ADDR_362 mpeval(0x00a30000 + 64,16,16) | |
506 | #define DMA_ADDR_363 mpeval(0x00a30000 + 128,16,16) | |
507 | DMA36: nop | |
508 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA36)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_361, DMA_ADDR_362, "64'h100",1) | |
509 | stx %g2, [%g2] | |
510 | ldx [%g2 + 64], %g4 | |
511 | ldx [%g2 + 128], %g5 | |
512 | ldx [%g2 + 192], %g6 | |
513 | add %g2, %g3, %g2 | |
514 | #define DMA_ADDR_371 mpeval(0x00a40000 + 0,16,16) | |
515 | #define DMA_ADDR_372 mpeval(0x00a40000 + 64,16,16) | |
516 | #define DMA_ADDR_373 mpeval(0x00a40000 + 128,16,16) | |
517 | DMA37: nop | |
518 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA37)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_371, DMA_ADDR_372, "64'h100",1) | |
519 | stx %g2, [%g2] | |
520 | ldx [%g2 + 64], %g4 | |
521 | ldx [%g2 + 128], %g5 | |
522 | ldx [%g2 + 192], %g6 | |
523 | add %g2, %g3, %g2 | |
524 | #define DMA_ADDR_381 mpeval(0x00a50000 + 0,16,16) | |
525 | #define DMA_ADDR_382 mpeval(0x00a50000 + 64,16,16) | |
526 | #define DMA_ADDR_383 mpeval(0x00a50000 + 128,16,16) | |
527 | DMA38: nop | |
528 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA38)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_381, DMA_ADDR_382, "64'h100",1) | |
529 | stx %g2, [%g2] | |
530 | ldx [%g2 + 64], %g4 | |
531 | ldx [%g2 + 128], %g5 | |
532 | ldx [%g2 + 192], %g6 | |
533 | add %g2, %g3, %g2 | |
534 | #define DMA_ADDR_391 mpeval(0x00a60000 + 0,16,16) | |
535 | #define DMA_ADDR_392 mpeval(0x00a60000 + 64,16,16) | |
536 | #define DMA_ADDR_393 mpeval(0x00a60000 + 128,16,16) | |
537 | DMA39: nop | |
538 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA39)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_391, DMA_ADDR_392, "64'h100",1) | |
539 | stx %g2, [%g2] | |
540 | ldx [%g2 + 64], %g4 | |
541 | ldx [%g2 + 128], %g5 | |
542 | ldx [%g2 + 192], %g6 | |
543 | add %g2, %g3, %g2 | |
544 | #define DMA_ADDR_401 mpeval(0x00a70000 + 0,16,16) | |
545 | #define DMA_ADDR_402 mpeval(0x00a70000 + 64,16,16) | |
546 | #define DMA_ADDR_403 mpeval(0x00a70000 + 128,16,16) | |
547 | DMA40: nop | |
548 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA40)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_401, DMA_ADDR_402, "64'h100",1) | |
549 | stx %g2, [%g2] | |
550 | ldx [%g2 + 64], %g4 | |
551 | ldx [%g2 + 128], %g5 | |
552 | ldx [%g2 + 192], %g6 | |
553 | add %g2, %g3, %g2 | |
554 | #define DMA_ADDR_411 mpeval(0x00a80000 + 0,16,16) | |
555 | #define DMA_ADDR_412 mpeval(0x00a80000 + 64,16,16) | |
556 | #define DMA_ADDR_413 mpeval(0x00a80000 + 128,16,16) | |
557 | DMA41: nop | |
558 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA41)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_411, DMA_ADDR_412, "64'h100",1) | |
559 | stx %g2, [%g2] | |
560 | ldx [%g2 + 64], %g4 | |
561 | ldx [%g2 + 128], %g5 | |
562 | ldx [%g2 + 192], %g6 | |
563 | add %g2, %g3, %g2 | |
564 | #define DMA_ADDR_421 mpeval(0x00a90000 + 0,16,16) | |
565 | #define DMA_ADDR_422 mpeval(0x00a90000 + 64,16,16) | |
566 | #define DMA_ADDR_423 mpeval(0x00a90000 + 128,16,16) | |
567 | DMA42: nop | |
568 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA42)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_421, DMA_ADDR_422, "64'h100",1) | |
569 | stx %g2, [%g2] | |
570 | ldx [%g2 + 64], %g4 | |
571 | ldx [%g2 + 128], %g5 | |
572 | ldx [%g2 + 192], %g6 | |
573 | add %g2, %g3, %g2 | |
574 | #define DMA_ADDR_431 mpeval(0x00aa0000 + 0,16,16) | |
575 | #define DMA_ADDR_432 mpeval(0x00aa0000 + 64,16,16) | |
576 | #define DMA_ADDR_433 mpeval(0x00aa0000 + 128,16,16) | |
577 | DMA43: nop | |
578 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA43)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_431, DMA_ADDR_432, "64'h100",1) | |
579 | stx %g2, [%g2] | |
580 | ldx [%g2 + 64], %g4 | |
581 | ldx [%g2 + 128], %g5 | |
582 | ldx [%g2 + 192], %g6 | |
583 | add %g2, %g3, %g2 | |
584 | #define DMA_ADDR_441 mpeval(0x00ab0000 + 0,16,16) | |
585 | #define DMA_ADDR_442 mpeval(0x00ab0000 + 64,16,16) | |
586 | #define DMA_ADDR_443 mpeval(0x00ab0000 + 128,16,16) | |
587 | DMA44: nop | |
588 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA44)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_441, DMA_ADDR_442, "64'h100",1) | |
589 | stx %g2, [%g2] | |
590 | ldx [%g2 + 64], %g4 | |
591 | ldx [%g2 + 128], %g5 | |
592 | ldx [%g2 + 192], %g6 | |
593 | add %g2, %g3, %g2 | |
594 | #define DMA_ADDR_451 mpeval(0x00ac0000 + 0,16,16) | |
595 | #define DMA_ADDR_452 mpeval(0x00ac0000 + 64,16,16) | |
596 | #define DMA_ADDR_453 mpeval(0x00ac0000 + 128,16,16) | |
597 | DMA45: nop | |
598 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA45)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_451, DMA_ADDR_452, "64'h100",1) | |
599 | stx %g2, [%g2] | |
600 | ldx [%g2 + 64], %g4 | |
601 | ldx [%g2 + 128], %g5 | |
602 | ldx [%g2 + 192], %g6 | |
603 | add %g2, %g3, %g2 | |
604 | #define DMA_ADDR_461 mpeval(0x00ad0000 + 0,16,16) | |
605 | #define DMA_ADDR_462 mpeval(0x00ad0000 + 64,16,16) | |
606 | #define DMA_ADDR_463 mpeval(0x00ad0000 + 128,16,16) | |
607 | DMA46: nop | |
608 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA46)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_461, DMA_ADDR_462, "64'h100",1) | |
609 | stx %g2, [%g2] | |
610 | ldx [%g2 + 64], %g4 | |
611 | ldx [%g2 + 128], %g5 | |
612 | ldx [%g2 + 192], %g6 | |
613 | add %g2, %g3, %g2 | |
614 | #define DMA_ADDR_471 mpeval(0x00ae0000 + 0,16,16) | |
615 | #define DMA_ADDR_472 mpeval(0x00ae0000 + 64,16,16) | |
616 | #define DMA_ADDR_473 mpeval(0x00ae0000 + 128,16,16) | |
617 | DMA47: nop | |
618 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA47)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_471, DMA_ADDR_472, "64'h100",1) | |
619 | stx %g2, [%g2] | |
620 | ldx [%g2 + 64], %g4 | |
621 | ldx [%g2 + 128], %g5 | |
622 | ldx [%g2 + 192], %g6 | |
623 | add %g2, %g3, %g2 | |
624 | #define DMA_ADDR_481 mpeval(0x00af0000 + 0,16,16) | |
625 | #define DMA_ADDR_482 mpeval(0x00af0000 + 64,16,16) | |
626 | #define DMA_ADDR_483 mpeval(0x00af0000 + 128,16,16) | |
627 | DMA48: nop | |
628 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA48)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_481, DMA_ADDR_482, "64'h100",1) | |
629 | stx %g2, [%g2] | |
630 | ldx [%g2 + 64], %g4 | |
631 | ldx [%g2 + 128], %g5 | |
632 | ldx [%g2 + 192], %g6 | |
633 | add %g2, %g3, %g2 | |
634 | #define DMA_ADDR_491 mpeval(0x00b00000 + 0,16,16) | |
635 | #define DMA_ADDR_492 mpeval(0x00b00000 + 64,16,16) | |
636 | #define DMA_ADDR_493 mpeval(0x00b00000 + 128,16,16) | |
637 | DMA49: nop | |
638 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA49)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_491, DMA_ADDR_492, "64'h100",1) | |
639 | stx %g2, [%g2] | |
640 | ldx [%g2 + 64], %g4 | |
641 | ldx [%g2 + 128], %g5 | |
642 | ldx [%g2 + 192], %g6 | |
643 | add %g2, %g3, %g2 | |
644 | #define DMA_ADDR_501 mpeval(0x00b10000 + 0,16,16) | |
645 | #define DMA_ADDR_502 mpeval(0x00b10000 + 64,16,16) | |
646 | #define DMA_ADDR_503 mpeval(0x00b10000 + 128,16,16) | |
647 | DMA50: nop | |
648 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA50)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_501, DMA_ADDR_502, "64'h100",1) | |
649 | stx %g2, [%g2] | |
650 | ldx [%g2 + 64], %g4 | |
651 | ldx [%g2 + 128], %g5 | |
652 | ldx [%g2 + 192], %g6 | |
653 | add %g2, %g3, %g2 | |
654 | #define DMA_ADDR_511 mpeval(0x00b20000 + 0,16,16) | |
655 | #define DMA_ADDR_512 mpeval(0x00b20000 + 64,16,16) | |
656 | #define DMA_ADDR_513 mpeval(0x00b20000 + 128,16,16) | |
657 | DMA51: nop | |
658 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA51)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_511, DMA_ADDR_512, "64'h100",1) | |
659 | stx %g2, [%g2] | |
660 | ldx [%g2 + 64], %g4 | |
661 | ldx [%g2 + 128], %g5 | |
662 | ldx [%g2 + 192], %g6 | |
663 | add %g2, %g3, %g2 | |
664 | #define DMA_ADDR_521 mpeval(0x00b30000 + 0,16,16) | |
665 | #define DMA_ADDR_522 mpeval(0x00b30000 + 64,16,16) | |
666 | #define DMA_ADDR_523 mpeval(0x00b30000 + 128,16,16) | |
667 | DMA52: nop | |
668 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA52)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_521, DMA_ADDR_522, "64'h100",1) | |
669 | stx %g2, [%g2] | |
670 | ldx [%g2 + 64], %g4 | |
671 | ldx [%g2 + 128], %g5 | |
672 | ldx [%g2 + 192], %g6 | |
673 | add %g2, %g3, %g2 | |
674 | #define DMA_ADDR_531 mpeval(0x00b40000 + 0,16,16) | |
675 | #define DMA_ADDR_532 mpeval(0x00b40000 + 64,16,16) | |
676 | #define DMA_ADDR_533 mpeval(0x00b40000 + 128,16,16) | |
677 | DMA53: nop | |
678 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA53)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_531, DMA_ADDR_532, "64'h100",1) | |
679 | stx %g2, [%g2] | |
680 | ldx [%g2 + 64], %g4 | |
681 | ldx [%g2 + 128], %g5 | |
682 | ldx [%g2 + 192], %g6 | |
683 | add %g2, %g3, %g2 | |
684 | #define DMA_ADDR_541 mpeval(0x00b50000 + 0,16,16) | |
685 | #define DMA_ADDR_542 mpeval(0x00b50000 + 64,16,16) | |
686 | #define DMA_ADDR_543 mpeval(0x00b50000 + 128,16,16) | |
687 | DMA54: nop | |
688 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA54)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_541, DMA_ADDR_542, "64'h100",1) | |
689 | stx %g2, [%g2] | |
690 | ldx [%g2 + 64], %g4 | |
691 | ldx [%g2 + 128], %g5 | |
692 | ldx [%g2 + 192], %g6 | |
693 | add %g2, %g3, %g2 | |
694 | #define DMA_ADDR_551 mpeval(0x00b60000 + 0,16,16) | |
695 | #define DMA_ADDR_552 mpeval(0x00b60000 + 64,16,16) | |
696 | #define DMA_ADDR_553 mpeval(0x00b60000 + 128,16,16) | |
697 | DMA55: nop | |
698 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA55)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_551, DMA_ADDR_552, "64'h100",1) | |
699 | stx %g2, [%g2] | |
700 | ldx [%g2 + 64], %g4 | |
701 | ldx [%g2 + 128], %g5 | |
702 | ldx [%g2 + 192], %g6 | |
703 | add %g2, %g3, %g2 | |
704 | #define DMA_ADDR_561 mpeval(0x00b70000 + 0,16,16) | |
705 | #define DMA_ADDR_562 mpeval(0x00b70000 + 64,16,16) | |
706 | #define DMA_ADDR_563 mpeval(0x00b70000 + 128,16,16) | |
707 | DMA56: nop | |
708 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA56)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_561, DMA_ADDR_562, "64'h100",1) | |
709 | stx %g2, [%g2] | |
710 | ldx [%g2 + 64], %g4 | |
711 | ldx [%g2 + 128], %g5 | |
712 | ldx [%g2 + 192], %g6 | |
713 | add %g2, %g3, %g2 | |
714 | #define DMA_ADDR_571 mpeval(0x00b80000 + 0,16,16) | |
715 | #define DMA_ADDR_572 mpeval(0x00b80000 + 64,16,16) | |
716 | #define DMA_ADDR_573 mpeval(0x00b80000 + 128,16,16) | |
717 | DMA57: nop | |
718 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA57)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_571, DMA_ADDR_572, "64'h100",1) | |
719 | stx %g2, [%g2] | |
720 | ldx [%g2 + 64], %g4 | |
721 | ldx [%g2 + 128], %g5 | |
722 | ldx [%g2 + 192], %g6 | |
723 | add %g2, %g3, %g2 | |
724 | #define DMA_ADDR_581 mpeval(0x00b90000 + 0,16,16) | |
725 | #define DMA_ADDR_582 mpeval(0x00b90000 + 64,16,16) | |
726 | #define DMA_ADDR_583 mpeval(0x00b90000 + 128,16,16) | |
727 | DMA58: nop | |
728 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA58)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_581, DMA_ADDR_582, "64'h100",1) | |
729 | stx %g2, [%g2] | |
730 | ldx [%g2 + 64], %g4 | |
731 | ldx [%g2 + 128], %g5 | |
732 | ldx [%g2 + 192], %g6 | |
733 | add %g2, %g3, %g2 | |
734 | #define DMA_ADDR_591 mpeval(0x00ba0000 + 0,16,16) | |
735 | #define DMA_ADDR_592 mpeval(0x00ba0000 + 64,16,16) | |
736 | #define DMA_ADDR_593 mpeval(0x00ba0000 + 128,16,16) | |
737 | DMA59: nop | |
738 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA59)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_591, DMA_ADDR_592, "64'h100",1) | |
739 | stx %g2, [%g2] | |
740 | ldx [%g2 + 64], %g4 | |
741 | ldx [%g2 + 128], %g5 | |
742 | ldx [%g2 + 192], %g6 | |
743 | add %g2, %g3, %g2 | |
744 | #define DMA_ADDR_601 mpeval(0x00bb0000 + 0,16,16) | |
745 | #define DMA_ADDR_602 mpeval(0x00bb0000 + 64,16,16) | |
746 | #define DMA_ADDR_603 mpeval(0x00bb0000 + 128,16,16) | |
747 | DMA60: nop | |
748 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA60)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_601, DMA_ADDR_602, "64'h100",1) | |
749 | stx %g2, [%g2] | |
750 | ldx [%g2 + 64], %g4 | |
751 | ldx [%g2 + 128], %g5 | |
752 | ldx [%g2 + 192], %g6 | |
753 | add %g2, %g3, %g2 | |
754 | #define DMA_ADDR_611 mpeval(0x00bc0000 + 0,16,16) | |
755 | #define DMA_ADDR_612 mpeval(0x00bc0000 + 64,16,16) | |
756 | #define DMA_ADDR_613 mpeval(0x00bc0000 + 128,16,16) | |
757 | DMA61: nop | |
758 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA61)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_611, DMA_ADDR_612, "64'h100",1) | |
759 | stx %g2, [%g2] | |
760 | ldx [%g2 + 64], %g4 | |
761 | ldx [%g2 + 128], %g5 | |
762 | ldx [%g2 + 192], %g6 | |
763 | add %g2, %g3, %g2 | |
764 | #define DMA_ADDR_621 mpeval(0x00bd0000 + 0,16,16) | |
765 | #define DMA_ADDR_622 mpeval(0x00bd0000 + 64,16,16) | |
766 | #define DMA_ADDR_623 mpeval(0x00bd0000 + 128,16,16) | |
767 | DMA62: nop | |
768 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA62)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_621, DMA_ADDR_622, "64'h100",1) | |
769 | stx %g2, [%g2] | |
770 | ldx [%g2 + 64], %g4 | |
771 | ldx [%g2 + 128], %g5 | |
772 | ldx [%g2 + 192], %g6 | |
773 | add %g2, %g3, %g2 | |
774 | #define DMA_ADDR_631 mpeval(0x00be0000 + 0,16,16) | |
775 | #define DMA_ADDR_632 mpeval(0x00be0000 + 64,16,16) | |
776 | #define DMA_ADDR_633 mpeval(0x00be0000 + 128,16,16) | |
777 | DMA63: nop | |
778 | ! $EV trig_pc_d(1,@VA(.MAIN.DMA63)) -> EnablePCIeIgCmd("DMAWR", DMA_ADDR_631, DMA_ADDR_632, "64'h100",1) | |
779 | stx %g2, [%g2] | |
780 | ldx [%g2 + 64], %g4 | |
781 | ldx [%g2 + 128], %g5 | |
782 | ldx [%g2 + 192], %g6 | |
783 | add %g2, %g3, %g2 | |
784 | DMA64: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA64) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_02, DMA_ADDR_03, "64'h80",1) | |
785 | DMA65: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA65) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_12, DMA_ADDR_13, "64'h80",1) | |
786 | DMA66: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA66) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_22, DMA_ADDR_23, "64'h80",1) | |
787 | DMA67: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA67) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_32, DMA_ADDR_33, "64'h80",1) | |
788 | DMA68: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA68) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_42, DMA_ADDR_43, "64'h80",1) | |
789 | DMA69: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA69) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_52, DMA_ADDR_53, "64'h80",1) | |
790 | DMA70: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA70) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_62, DMA_ADDR_63, "64'h80",1) | |
791 | DMA71: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA71) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_72, DMA_ADDR_73, "64'h80",1) | |
792 | DMA72: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA72) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_82, DMA_ADDR_83, "64'h80",1) | |
793 | DMA73: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA73) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_92, DMA_ADDR_93, "64'h80",1) | |
794 | DMA74: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA74) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_102, DMA_ADDR_103, "64'h80",1) | |
795 | DMA75: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA75) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_112, DMA_ADDR_113, "64'h80",1) | |
796 | DMA76: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA76) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_122, DMA_ADDR_123, "64'h80",1) | |
797 | DMA77: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA77) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_132, DMA_ADDR_133, "64'h80",1) | |
798 | DMA78: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA78) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_142, DMA_ADDR_143, "64'h80",1) | |
799 | DMA79: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA79) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_152, DMA_ADDR_153, "64'h80",1) | |
800 | DMA80: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA80) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_162, DMA_ADDR_163, "64'h80",1) | |
801 | DMA81: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA81) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_172, DMA_ADDR_173, "64'h80",1) | |
802 | DMA82: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA82) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_182, DMA_ADDR_183, "64'h80",1) | |
803 | DMA83: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA83) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_192, DMA_ADDR_193, "64'h80",1) | |
804 | DMA84: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA84) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_202, DMA_ADDR_203, "64'h80",1) | |
805 | DMA85: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA85) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_212, DMA_ADDR_213, "64'h80",1) | |
806 | DMA86: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA86) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_222, DMA_ADDR_223, "64'h80",1) | |
807 | DMA87: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA87) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_232, DMA_ADDR_233, "64'h80",1) | |
808 | DMA88: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA88) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_242, DMA_ADDR_243, "64'h80",1) | |
809 | DMA89: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA89) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_252, DMA_ADDR_253, "64'h80",1) | |
810 | DMA90: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA90) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_262, DMA_ADDR_263, "64'h80",1) | |
811 | DMA91: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA91) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_272, DMA_ADDR_273, "64'h80",1) | |
812 | DMA92: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA92) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_282, DMA_ADDR_283, "64'h80",1) | |
813 | DMA93: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA93) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_292, DMA_ADDR_293, "64'h80",1) | |
814 | DMA94: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA94) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_302, DMA_ADDR_303, "64'h80",1) | |
815 | DMA95: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA95) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_312, DMA_ADDR_313, "64'h80",1) | |
816 | DMA96: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA96) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_322, DMA_ADDR_323, "64'h80",1) | |
817 | DMA97: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA97) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_332, DMA_ADDR_333, "64'h80",1) | |
818 | DMA98: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA98) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_342, DMA_ADDR_343, "64'h80",1) | |
819 | DMA99: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA99) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_352, DMA_ADDR_353, "64'h80",1) | |
820 | DMA100: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA100) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_362, DMA_ADDR_363, "64'h80",1) | |
821 | DMA101: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA101) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_372, DMA_ADDR_373, "64'h80",1) | |
822 | DMA102: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA102) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_382, DMA_ADDR_383, "64'h80",1) | |
823 | DMA103: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA103) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_392, DMA_ADDR_393, "64'h80",1) | |
824 | DMA104: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA104) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_402, DMA_ADDR_403, "64'h80",1) | |
825 | DMA105: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA105) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_412, DMA_ADDR_413, "64'h80",1) | |
826 | DMA106: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA106) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_422, DMA_ADDR_423, "64'h80",1) | |
827 | DMA107: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA107) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_432, DMA_ADDR_433, "64'h80",1) | |
828 | DMA108: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA108) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_442, DMA_ADDR_443, "64'h80",1) | |
829 | DMA109: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA109) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_452, DMA_ADDR_453, "64'h80",1) | |
830 | DMA110: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA110) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_462, DMA_ADDR_463, "64'h80",1) | |
831 | DMA111: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA111) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_472, DMA_ADDR_473, "64'h80",1) | |
832 | DMA112: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA112) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_482, DMA_ADDR_483, "64'h80",1) | |
833 | DMA113: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA113) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_492, DMA_ADDR_493, "64'h80",1) | |
834 | DMA114: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA114) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_502, DMA_ADDR_503, "64'h80",1) | |
835 | DMA115: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA115) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_512, DMA_ADDR_513, "64'h80",1) | |
836 | DMA116: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA116) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_522, DMA_ADDR_523, "64'h80",1) | |
837 | DMA117: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA117) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_532, DMA_ADDR_533, "64'h80",1) | |
838 | DMA118: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA118) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_542, DMA_ADDR_543, "64'h80",1) | |
839 | DMA119: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA119) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_552, DMA_ADDR_553, "64'h80",1) | |
840 | DMA120: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA120) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_562, DMA_ADDR_563, "64'h80",1) | |
841 | DMA121: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA121) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_572, DMA_ADDR_573, "64'h80",1) | |
842 | DMA122: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA122) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_582, DMA_ADDR_583, "64'h80",1) | |
843 | DMA123: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA123) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_592, DMA_ADDR_593, "64'h80",1) | |
844 | DMA124: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA124) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_602, DMA_ADDR_603, "64'h80",1) | |
845 | DMA125: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA125) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_612, DMA_ADDR_613, "64'h80",1) | |
846 | DMA126: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA126) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_622, DMA_ADDR_623, "64'h80",1) | |
847 | DMA127: nop ! $EV trig_pc_d(1,@VA(.MAIN.DMA127) -> EnablePCIeIgCmd("DMARD", DMA_ADDR_632, DMA_ADDR_633, "64'h80",1) | |
848 | ||
849 | ||
850 | ||
851 | ||
852 | ! select a MEM32 address in PCI address range and transmit the command to NCU | |
853 | ||
854 | setx MEM32_WR_ADDR, %g1, %g2 | |
855 | set 5, %g4 ! loop 5 times | |
856 | ||
857 | delay_loop: | |
858 | stx %g2, [%g2] ! MEM32 PIO Write | |
859 | ldx [%g2], %l0 ! MEM32 PIO READ | |
860 | add %g2, 8, %g2 ! increment PIO address | |
861 | ||
862 | dec %g4 ! decrement counter | |
863 | brnz %g4, delay_loop ! loop if not zero | |
864 | nop | |
865 | ||
866 | ||
867 | test_passed: | |
868 | EXIT_GOOD | |
869 | ||
870 | test_failed: | |
871 | EXIT_BAD | |
872 | ||
873 | ||
874 | /************************************************************************ | |
875 | Test case data start. Need to set up known data to check on DMA completions | |
876 | ************************************************************************/ | |
877 | ||
878 | SECTION .DATA DATA_VA=DMA_DATA_ADDR | |
879 | attr_data { | |
880 | Name = .DATA, | |
881 | hypervisor, | |
882 | compressimage | |
883 | } | |
884 | .data | |
885 | init_mem(0x0101010201030104, 64, 8, +, 0, +, 0x0004000400040004) | |
886 | ||
887 | ||
888 | /************************************************************************ | |
889 | IOMMU TTE start | |
890 | TTE Format: | |
891 | 63: 48 DEV KEY - set to 0 | |
892 | 47: 39 reserved - set to 0 | |
893 | 38: 13 DATA PA - set to VA for VA=RA | |
894 | 12: 7 DATA_SOFT - set to 0 | |
895 | 6: 5 reserved - set to 0 | |
896 | 5: 3 FNM MASK - set to 0 | |
897 | 2: 2 KEY VALID - set to 0 | |
898 | 1: 1 DATA_W - set to 1 | |
899 | 0: 0 DATA_V - set to 1 | |
900 | ************************************************************************/ | |
901 | ||
902 | SECTION .DATA2 DATA_VA=IOMMU_TTE_ADDR | |
903 | attr_data { | |
904 | Name = .DATA2, | |
905 | hypervisor, | |
906 | compressimage | |
907 | } | |
908 | ||
909 | .data | |
910 | .skip 8*0x7f | |
911 | ! we only need 64 TTEs for this test | |
912 | init_mem(0x00000000007f0003, 64, 8, +, 0, +, 0x0000000000010000) | |
913 | ||
914 | /************************************************************************/ |