// ========== Copyright Header Begin ========================================== // // OpenSPARC T2 Processor File: mcu_dimm_cfg_2c2r.diaglist // Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved // 4150 Network Circle, Santa Clara, California 95054, U.S.A. // // * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. // // This program is free software; you can redistribute it and/or modify // it under the terms of the GNU General Public License as published by // the Free Software Foundation; version 2 of the License. // // This program is distributed in the hope that it will be useful, // but WITHOUT ANY WARRANTY; without even the implied warranty of // MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the // GNU General Public License for more details. // // You should have received a copy of the GNU General Public License // along with this program; if not, write to the Free Software // Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA // // For the avoidance of doubt, and except that if any non-GPL license // choice is available it will apply instead, Sun elects to use only // the General Public License version 2 (GPLv2) at this time for any // software where a choice of GPL license versions is made // available with the language indicating that GPLv2 or any later version // may be used, or where a choice of which version of the GPL is applied is // otherwise unspecified. // // Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara, // CA 95054 USA or visit www.sun.com if you need additional information or // have any questions. // // ========== Copyright Header End ============================================ #ifndef SYSNAME # ifdef FC8 // // FC8 parameters # define SYSNAME fc8 # define sys(x) mss_fc8_ ## x # else // // FC1 parameters # define SYSNAME fc1 # define sys(x) mss_fc1_ ## x # endif #endif // #ifdef SETMODREL # define MODREL_2c2r -vcs_rel_name=fc1_dimm8_2rank_dual #else # define MODREL_2c2r #endif // //============================================================================== // // //============================================================================== // // //============================================================================== // // //============================================================================== // indra_mcu_2c2r_Dma1Cac1Mcu1Tog0_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu1Tog0_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_LOW -vcs_run_args=+STACK_DIMM -vcs_run_args=+1_FBDIMM -vcs_run_args=+DIMM_SIZE_2G indra_mcu_2c2r_Dma1Cac1Mcu1Tog1_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu1Tog1_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_HIGH -vcs_run_args=+STACK_DIMM -vcs_run_args=+2_FBDIMMS -vcs_run_args=+DIMM_SIZE_512 indra_mcu_2c2r_Dma1Cac1Mcu1Tog2_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu1Tog2_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_LOW -vcs_run_args=+STACK_DIMM -vcs_run_args=+8_FBDIMMS -vcs_run_args=+DIMM_SIZE_2G indra_mcu_2c2r_Dma1Cac1Mcu1Tog3_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu1Tog3_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_LOW -vcs_run_args=+STACK_DIMM -vcs_run_args=+1_FBDIMM -vcs_run_args=+DIMM_SIZE_512 indra_mcu_2c2r_Dma1Cac1Mcu2Tog0_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu2Tog0_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_LOW -vcs_run_args=+STACK_DIMM -vcs_run_args=+2_FBDIMMS -vcs_run_args=+DIMM_SIZE_2G indra_mcu_2c2r_Dma1Cac1Mcu2Tog1_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu2Tog1_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_HIGH -vcs_run_args=+STACK_DIMM -vcs_run_args=+4_FBDIMMS -vcs_run_args=+DIMM_SIZE_2G indra_mcu_2c2r_Dma1Cac1Mcu2Tog2_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu2Tog2_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_HIGH -vcs_run_args=+STACK_DIMM -vcs_run_args=+4_FBDIMMS -vcs_run_args=+DIMM_SIZE_2G indra_mcu_2c2r_Dma1Cac1Mcu2Tog3_rand_0 indra_mcu_2c2r_Dma1Cac1Mcu2Tog3_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_HIGH -vcs_run_args=+STACK_DIMM -vcs_run_args=+8_FBDIMMS -vcs_run_args=+DIMM_SIZE_1G indra_mcu_2c2r_Dma1Cac1McurTog0_rand_0 indra_mcu_2c2r_Dma1Cac1McurTog0_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_HIGH -vcs_run_args=+STACK_DIMM -vcs_run_args=+2_FBDIMMS -vcs_run_args=+DIMM_SIZE_512 indra_mcu_2c2r_Dma1Cac1McurTog1_rand_0 indra_mcu_2c2r_Dma1Cac1McurTog1_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_LOW -vcs_run_args=+STACK_DIMM -vcs_run_args=+1_FBDIMM -vcs_run_args=+DIMM_SIZE_2G indra_mcu_2c2r_Dma1Cac1McurTog2_rand_0 indra_mcu_2c2r_Dma1Cac1McurTog2_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_HIGH -vcs_run_args=+STACK_DIMM -vcs_run_args=+1_FBDIMM -vcs_run_args=+DIMM_SIZE_2G indra_mcu_2c2r_Dma1Cac1McurTog3_rand_0 indra_mcu_2c2r_Dma1Cac1McurTog3_rand_0.s -vcs_run_args=+DUAL_CHANNEL -vcs_run_args=+RANK_HIGH -vcs_run_args=+STACK_DIMM -vcs_run_args=+8_FBDIMMS -vcs_run_args=+DIMM_SIZE_1G // //============================================================================== // // //============================================================================== // // //============================================================================== // // 18 diags generated from MPGen // mpgen_2ch_hi_2g_2r_4fb mpgen_2ch_hi_2g_2r_4fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_2G -vcs_run_args=+4_FBDIMMS mpgen_2ch_hi_2g_2r_2fb mpgen_2ch_hi_2g_2r_2fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_2G -vcs_run_args=+2_FBDIMMS mpgen_2ch_hi_2g_2r_1fb mpgen_2ch_hi_2g_2r_1fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_2G -vcs_run_args=+1_FBDIMM mpgen_2ch_hi_1g_2r_4fb mpgen_2ch_hi_1g_2r_4fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_1G -vcs_run_args=+4_FBDIMMS mpgen_2ch_hi_1g_2r_2fb mpgen_2ch_hi_1g_2r_2fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_1G -vcs_run_args=+2_FBDIMMS mpgen_2ch_hi_1g_2r_1fb mpgen_2ch_hi_1g_2r_1fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_1G -vcs_run_args=+1_FBDIMM mpgen_2ch_hi_0g_2r_4fb mpgen_2ch_hi_0g_2r_4fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_512 -vcs_run_args=+4_FBDIMMS mpgen_2ch_hi_0g_2r_2fb mpgen_2ch_hi_0g_2r_2fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_512 -vcs_run_args=+2_FBDIMMS mpgen_2ch_hi_0g_2r_1fb mpgen_2ch_hi_0g_2r_1fb.s -vcs_run_args=+RANK_HIGH -vcs_run_args=+DIMM_SIZE_512 -vcs_run_args=+1_FBDIMM mpgen_2ch_lo_2g_2r_4fb mpgen_2ch_lo_2g_2r_4fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_2G -vcs_run_args=+4_FBDIMMS mpgen_2ch_lo_2g_2r_2fb mpgen_2ch_lo_2g_2r_2fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_2G -vcs_run_args=+2_FBDIMMS mpgen_2ch_lo_2g_2r_1fb mpgen_2ch_lo_2g_2r_1fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_2G -vcs_run_args=+1_FBDIMM mpgen_2ch_lo_1g_2r_4fb mpgen_2ch_lo_1g_2r_4fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_1G -vcs_run_args=+4_FBDIMMS mpgen_2ch_lo_1g_2r_2fb mpgen_2ch_lo_1g_2r_2fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_1G -vcs_run_args=+2_FBDIMMS mpgen_2ch_lo_1g_2r_1fb mpgen_2ch_lo_1g_2r_1fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_1G -vcs_run_args=+1_FBDIMM mpgen_2ch_lo_0g_2r_4fb mpgen_2ch_lo_0g_2r_4fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_512 -vcs_run_args=+4_FBDIMMS mpgen_2ch_lo_0g_2r_2fb mpgen_2ch_lo_0g_2r_2fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_512 -vcs_run_args=+2_FBDIMMS mpgen_2ch_lo_0g_2r_1fb mpgen_2ch_lo_0g_2r_1fb.s -vcs_run_args=+RANK_LOW -vcs_run_args=+DIMM_SIZE_512 -vcs_run_args=+1_FBDIMM // //============================================================================== // //==============================================================================