Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / db1 / synopsys / script / user_cfg.scr
CommitLineData
86530b38
AT
1# ========== Copyright Header Begin ==========================================
2#
3# OpenSPARC T2 Processor File: user_cfg.scr
4# Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5# 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6#
7# * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8#
9# This program is free software; you can redistribute it and/or modify
10# it under the terms of the GNU General Public License as published by
11# the Free Software Foundation; version 2 of the License.
12#
13# This program is distributed in the hope that it will be useful,
14# but WITHOUT ANY WARRANTY; without even the implied warranty of
15# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16# GNU General Public License for more details.
17#
18# You should have received a copy of the GNU General Public License
19# along with this program; if not, write to the Free Software
20# Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21#
22# For the avoidance of doubt, and except that if any non-GPL license
23# choice is available it will apply instead, Sun elects to use only
24# the General Public License version 2 (GPLv2) at this time for any
25# software where a choice of GPL license versions is made
26# available with the language indicating that GPLv2 or any later version
27# may be used, or where a choice of which version of the GPL is applied is
28# otherwise unspecified.
29#
30# Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31# CA 95054 USA or visit www.sun.com if you need additional information or
32# have any questions.
33#
34# ========== Copyright Header End ============================================
35source -echo -verbose $dv_root/design/sys/synopsys/script/project_sparc_cfg.scr
36
37set rtl_files {\
38libs/cl/cl_rtl_ext.v
39libs/cl/cl_a1/cl_a1.v
40libs/cl/cl_u1/cl_u1.v
41libs/cl/cl_u1gb/cl_u1gb.v
42libs/cl/cl_dp1/cl_dp1.v
43libs/cl/cl_sc1/cl_sc1.v
44
45libs/clk/n2_clk_clstr_hdr1_cust_l/n2_clk_clstr_hdr1_cust/rtl/n2_clk_clstr_hdr1_cust.v
46libs/clk/n2_clk_clstr_hdr_cust_l/n2_clk_clstr_hdr_cust/rtl/n2_clk_clstr_hdr_cust.v
47libs/clk/n2_clk_pgrid_cust_l/n2_clk_db1_cmp_cust/rtl/n2_clk_db1_cmp_cust.v
48libs/clk/n2_clk_pgrid_cust_l/n2_clk_db1_io_cust/rtl/n2_clk_db1_io_cust.v
49
50libs/clk/rtl/clkgen_db1_cmp.v
51libs/clk/rtl/clkgen_db1_io.v
52
53design/sys/iop/db1/rtl/db1.v
54design/sys/iop/db1/rtl/db1_csr_ctl.v
55design/sys/iop/db1/rtl/db1_dbgprt_dp.v
56design/sys/iop/db1/rtl/db1_l1clkhdr_ctl_macro.v
57design/sys/iop/db1/rtl/db1_spare_ctl_macro__num_5.v
58design/sys/iop/db1/rtl/db1_spare_ctl_macro__num_6.v
59design/sys/iop/db1/rtl/db1_ucbbusin4_ctl.v
60design/sys/iop/db1/rtl/db1_ucbbusout4_ctl.v
61design/sys/iop/db1/rtl/db1_ucbflow_ctl.v
62}
63
64set link_library [concat $link_library \
65 dw_foundation.sldb \
66]
67
68
69set mix_files {}
70set top_module db1
71
72set include_paths {\
73}
74
75set black_box_libs {}
76set black_box_designs {}
77set mem_libs {}
78set dont_touch_modules {}
79set compile_effort "medium"
80
81set compile_flatten_all 1
82
83set compile_no_new_cells_at_top_level false
84
85set default_clk gclk
86set default_clk_freq 1400
87set default_setup_skew 0.0
88set default_hold_skew 0.0
89set default_clk_transition 0.05
90set clk_list { \
91 { gclk 1400.0 0.000 0.000 0.05} \
92}
93
94set ideal_net_list {}
95set false_path_list {}
96set enforce_input_fanout_one 0
97set allow_outport_drive_innodes 1
98set skip_scan 0
99set add_lockup_latch false
100set chain_count 1
101set scanin_port_list {}
102set scanout_port_list {}
103set scanenable_port global_shift_enable
104set has_test_stub 1
105set scanenable_pin test_stub_no_bist/se
106set long_chain_so_0_net long_chain_so_0
107set short_chain_so_0_net short_chain_so_0
108set so_0_net so_0
109set insert_extra_lockup_latch 0
110set extra_lockup_latch_clk_list {}