Commit | Line | Data |
---|---|---|
86530b38 AT |
1 | // ========== Copyright Header Begin ========================================== |
2 | // | |
3 | // OpenSPARC T2 Processor File: dmu_cru_csrpipe_5.v | |
4 | // Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved | |
5 | // 4150 Network Circle, Santa Clara, California 95054, U.S.A. | |
6 | // | |
7 | // * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. | |
8 | // | |
9 | // This program is free software; you can redistribute it and/or modify | |
10 | // it under the terms of the GNU General Public License as published by | |
11 | // the Free Software Foundation; version 2 of the License. | |
12 | // | |
13 | // This program is distributed in the hope that it will be useful, | |
14 | // but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | // MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | // GNU General Public License for more details. | |
17 | // | |
18 | // You should have received a copy of the GNU General Public License | |
19 | // along with this program; if not, write to the Free Software | |
20 | // Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
21 | // | |
22 | // For the avoidance of doubt, and except that if any non-GPL license | |
23 | // choice is available it will apply instead, Sun elects to use only | |
24 | // the General Public License version 2 (GPLv2) at this time for any | |
25 | // software where a choice of GPL license versions is made | |
26 | // available with the language indicating that GPLv2 or any later version | |
27 | // may be used, or where a choice of which version of the GPL is applied is | |
28 | // otherwise unspecified. | |
29 | // | |
30 | // Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara, | |
31 | // CA 95054 USA or visit www.sun.com if you need additional information or | |
32 | // have any questions. | |
33 | // | |
34 | // ========== Copyright Header End ============================================ | |
35 | module dmu_cru_csrpipe_5 | |
36 | ( | |
37 | clk, | |
38 | rst_l, | |
39 | reg_in, | |
40 | reg_out, | |
41 | data0, | |
42 | data1, | |
43 | data2, | |
44 | data3, | |
45 | data4, | |
46 | sel0, | |
47 | sel1, | |
48 | sel2, | |
49 | sel3, | |
50 | sel4, | |
51 | out | |
52 | ); | |
53 | ||
54 | //==================================================================== | |
55 | // Polarity declarations | |
56 | //==================================================================== | |
57 | input clk; // Clock signal | |
58 | input rst_l; // Reset signal | |
59 | input reg_in; // Set to constant. 0: sel* non-reg 1: sel* reg | |
60 | input reg_out; // Set to constant. 0: out non-reg 1: out registered | |
61 | input [`FIRE_CSRBUS_DATA_WIDTH-1:0] data0; // Read data | |
62 | input [`FIRE_CSRBUS_DATA_WIDTH-1:0] data1; // Read data | |
63 | input [`FIRE_CSRBUS_DATA_WIDTH-1:0] data2; // Read data | |
64 | input [`FIRE_CSRBUS_DATA_WIDTH-1:0] data3; // Read data | |
65 | input [`FIRE_CSRBUS_DATA_WIDTH-1:0] data4; // Read data | |
66 | input sel0; // Set to 1 if reg_in==0 | |
67 | input sel1; // Set to 1 if reg_in==0 | |
68 | input sel2; // Set to 1 if reg_in==0 | |
69 | input sel3; // Set to 1 if reg_in==0 | |
70 | input sel4; // Set to 1 if reg_in==0 | |
71 | output [`FIRE_CSRBUS_DATA_WIDTH-1:0] out; // Read data out | |
72 | ||
73 | //==================================================================== | |
74 | // Type declarations | |
75 | //==================================================================== | |
76 | wire clk; // Clock signal | |
77 | wire rst_l; // Reset signal | |
78 | wire reg_in; // Set to constant. 0: sel* non-reg 1: sel* reg | |
79 | wire reg_out; // Set to constant. 0: out non-reg 1: out registered | |
80 | wire [`FIRE_CSRBUS_DATA_WIDTH-1:0] data0; // Read data | |
81 | wire [`FIRE_CSRBUS_DATA_WIDTH-1:0] data1; // Read data | |
82 | wire [`FIRE_CSRBUS_DATA_WIDTH-1:0] data2; // Read data | |
83 | wire [`FIRE_CSRBUS_DATA_WIDTH-1:0] data3; // Read data | |
84 | wire [`FIRE_CSRBUS_DATA_WIDTH-1:0] data4; // Read data | |
85 | wire sel0; // Set to 1 if reg_in==0 | |
86 | wire sel1; // Set to 1 if reg_in==0 | |
87 | wire sel2; // Set to 1 if reg_in==0 | |
88 | wire sel3; // Set to 1 if reg_in==0 | |
89 | wire sel4; // Set to 1 if reg_in==0 | |
90 | wire [`FIRE_CSRBUS_DATA_WIDTH-1:0] out; // Read data out | |
91 | ||
92 | //==================================================================== | |
93 | // Local variables | |
94 | //==================================================================== | |
95 | reg [`FIRE_CSRBUS_DATA_WIDTH-1:0] out_p1; | |
96 | reg sel0_p1; | |
97 | reg sel1_p1; | |
98 | reg sel2_p1; | |
99 | reg sel3_p1; | |
100 | reg sel4_p1; | |
101 | ||
102 | //==================================================================== | |
103 | // Logic | |
104 | //==================================================================== | |
105 | //select required ? | |
106 | wire sel0_int=reg_in?sel0_p1:sel0; | |
107 | wire sel1_int=reg_in?sel1_p1:sel1; | |
108 | wire sel2_int=reg_in?sel2_p1:sel2; | |
109 | wire sel3_int=reg_in?sel3_p1:sel3; | |
110 | wire sel4_int=reg_in?sel4_p1:sel4; | |
111 | ||
112 | //generate AND/OR | |
113 | wire [`FIRE_CSRBUS_DATA_WIDTH-1:0] out_d = | |
114 | {`FIRE_CSRBUS_DATA_WIDTH { sel0_int } } & data0 | | |
115 | {`FIRE_CSRBUS_DATA_WIDTH { sel1_int } } & data1 | | |
116 | {`FIRE_CSRBUS_DATA_WIDTH { sel2_int } } & data2 | | |
117 | {`FIRE_CSRBUS_DATA_WIDTH { sel3_int } } & data3 | | |
118 | {`FIRE_CSRBUS_DATA_WIDTH { sel4_int } } & data4; | |
119 | ||
120 | //reg out or combo | |
121 | assign out=reg_out?out_p1:out_d; | |
122 | ||
123 | //pipe control/data | |
124 | always @(posedge clk) | |
125 | begin | |
126 | if(~rst_l) | |
127 | begin | |
128 | sel0_p1<=1'b0; | |
129 | sel1_p1<=1'b0; | |
130 | sel2_p1<=1'b0; | |
131 | sel3_p1<=1'b0; | |
132 | sel4_p1<=1'b0; | |
133 | out_p1<=`FIRE_CSRBUS_DATA_WIDTH'b0; | |
134 | end | |
135 | else | |
136 | begin | |
137 | sel0_p1<=sel0; | |
138 | sel1_p1<=sel1; | |
139 | sel2_p1<=sel2; | |
140 | sel3_p1<=sel3; | |
141 | sel4_p1<=sel4; | |
142 | out_p1<=out_d; | |
143 | end | |
144 | end | |
145 | ||
146 | endmodule // dmu_cru_csrpipe_5 |