Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / niu / rtl / niu_ram_1024x146.v
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: niu_ram_1024x146.v
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35
36/**********************************************************
37***********************************************************
38
39 Project : Niu
40
41 File name : niu_ram_1024x146.v
42
43 Module(s) name : niu_ram_1024x146
44
45 Parent modules :
46
47 Child modules :
48
49 Author's name : George Chu
50
51 Date : April. 2004
52
53 Description :
54
55 Synthesis Notes:
56
57 Modification History:
58 Date Description
59 ---- -----------
60
61************************************************************
62***********************************************************/
63
64`timescale 1ns/10ps
65
66module niu_ram_1024x146 (
67 tcu_scan_en,
68 tcu_aclk,
69 tcu_bclk,
70 tcu_se_scancollar_in,
71 tcu_se_scancollar_out,
72 tcu_clk_stop,
73 tcu_pce_ov,
74 tcu_array_wr_inhibit,
75 tcu_array_bypass,
76 scan_in,
77 scan_out,
78
79 data_inp,
80 addr_rd,
81 addr_wt,
82 wt_enable,
83 cs_rd,
84 clk,
85 data_out
86 );
87
88input tcu_scan_en;
89input tcu_aclk;
90input tcu_bclk;
91input tcu_se_scancollar_in;
92input tcu_se_scancollar_out;
93input tcu_clk_stop;
94input tcu_pce_ov;
95input tcu_array_wr_inhibit;
96input tcu_array_bypass;
97input scan_in;
98output scan_out;
99
100input [145:0] data_inp; // data_input, via port_B
101input [9:0] addr_rd; // read_address, via port_A
102input [9:0] addr_wt; // write_address, via port_B
103input wt_enable; // write_enable, via port_B
104input cs_rd; // chip_selet_rd_port, i.e., port_A
105input clk; // clock
106output [145:0] data_out; // data read out, via port_A
107
108wire [145:0] data_out;
109wire scan_out;
110
111 n2_niu_dp_1024x146s_cust ram_1024x146_0 (
112 .tcu_scan_en (tcu_scan_en),
113 .tcu_aclk (tcu_aclk),
114 .tcu_bclk (tcu_bclk),
115 .tcu_se_scancollar_in (tcu_se_scancollar_in),
116 .tcu_se_scancollar_out (tcu_se_scancollar_out),
117 .tcu_clk_stop (tcu_clk_stop),
118 .tcu_pce_ov (tcu_pce_ov),
119 .tcu_array_wr_inhibit (tcu_array_wr_inhibit),
120 .tcu_array_bypass (tcu_array_bypass),
121 .scan_in (scan_in),
122 .scan_out (scan_out),
123 .wr_adr (addr_wt[9:0]),
124 .wr_en (wt_enable),
125 .rd_adr (addr_rd[9:0]),
126 .rd_en (cs_rd),
127 .din (data_inp[145:0]),
128 .dout (data_out[145:0]),
129 .rdclk (clk),
130 .wrclk (clk)
131 );
132
133endmodule