Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / rdp / synopsys / script / user_cfg.scr
CommitLineData
86530b38
AT
1source -echo -verbose $dv_root/design/sys/synopsys/script/project_io_cfg.scr
2
3set rtl_files {\
4libs/cl/cl_rtl_ext.v
5libs/cl/cl_a1/cl_a1.behV
6libs/cl/cl_u1/cl_u1.behV
7libs/cl/cl_dp1/cl_dp1.behV
8libs/cl/cl_sc1/cl_sc1.behV
9libs/cl/cl_mc1/cl_mc1.v
10
11libs/clk/rtl/clkgen_rdp_io.v \
12libs/clk/rtl/clkgen_rdp_io2x.v \
13
14libs/clk/n2_clk_clstr_hdr_cust_l/n2_clk_clstr_hdr_cust/rtl/n2_clk_clstr_hdr_cust.v
15libs/clk/n2_clk_pgrid_cust_l/n2_clk_rdp_io_cust/rtl/n2_clk_rdp_io_cust.v
16libs/clk/n2_clk_pgrid_cust_l/n2_clk_rdp_io2x_cust/rtl/n2_clk_rdp_io2x_cust.v
17
18libs/n2sram/dp/n2_niu_dp_256x152s_cust_l/n2_niu_dp_256x152s_cust/rtl/n2_niu_dp_256x152s_cust.v
19
20design/sys/iop/niu/rtl/df1.v \
21design/sys/iop/niu/rtl/dffe.v \
22design/sys/iop/niu/rtl/dffr.v \
23design/sys/iop/niu/rtl/dffre.v \
24
25design/sys/iop/niu/rtl/niu_pio_virt_decode.v \
26design/sys/iop/niu/rtl/niu_pio_accepted_sm.v \
27design/sys/iop/niu/rtl/niu_pio_fifo16d.v \
28design/sys/iop/niu/rtl/niu_rw_ctl.v \
29design/sys/iop/niu/rtl/niu_pio_regs.v \
30design/sys/iop/niu/rtl/niu_pio_slv_decoder.v \
31design/sys/iop/niu/rtl/niu_pio_fzc_slv_decoder.v \
32design/sys/iop/niu/rtl/niu_pio_vdmc_decoder.v \
33design/sys/iop/niu/rtl/niu_pio_ldgim_decoder.v \
34design/sys/iop/niu/rtl/niu_pio_ldsv_decoder.v \
35design/sys/iop/niu/rtl/niu_pio_imask0_decoder.v \
36design/sys/iop/niu/rtl/niu_pio_imask1_decoder.v \
37design/sys/iop/niu/rtl/niu_pio_decoder_6to64.v \
38design/sys/iop/niu/rtl/niu_pio_rw_sm.v \
39design/sys/iop/niu/rtl/niu_pio_ic.v \
40design/sys/iop/niu/rtl/niu_pio_ldgn2group.v \
41design/sys/iop/niu/rtl/niu_pio_scheduler64.v \
42design/sys/iop/niu/rtl/niu_pio_ig_sm.v \
43design/sys/iop/niu/rtl/niu_req_mux.v \
44design/sys/iop/niu/rtl/niu_daisy_chain.v \
45design/sys/iop/niu/rtl/niu_gnt_encoder.v \
46design/sys/iop/niu/rtl/niu_pio_macros.v \
47design/sys/iop/niu/rtl/niu_pio_debug.v \
48design/sys/iop/niu/rtl/niu_pio_clkbuf.v \
49design/sys/iop/niu/rtl/niu_pio_reset.v \
50design/sys/iop/niu/rtl/niu_pio.v \
51
52design/sys/iop/niu/rtl/niu_mb4.v \
53design/sys/iop/niu/rtl/niu_rdmc_pio_if.v \
54design/sys/iop/niu/rtl/niu_rdmc_encode_32.v \
55design/sys/iop/niu/rtl/niu_rdmc_pri_encode_32.v \
56design/sys/iop/niu/rtl/niu_rdmc_barrel_shl_32.v \
57design/sys/iop/niu/rtl/niu_rdmc_cache_acc_ctrl.v \
58design/sys/iop/niu/rtl/niu_rdmc_desp_acc_ctrl.v \
59design/sys/iop/niu/rtl/niu_rdmc_shadow_ram_ctrl.v \
60design/sys/iop/niu/rtl/niu_rdmc_rcr_acc_ctrl.v \
61design/sys/iop/niu/rtl/niu_rdmc_rr_arbiter.v \
62design/sys/iop/niu/rtl/niu_rdmc_wr_dp_sm.v \
63design/sys/iop/niu/rtl/niu_rdmc_wr_sched.v \
64design/sys/iop/niu/rtl/niu_rdmc_wr_dp.v \
65design/sys/iop/niu/rtl/niu_rdmc_dp_master.v \
66design/sys/iop/niu/rtl/niu_rdmc_buf_manager.v \
67design/sys/iop/niu/rtl/niu_rdmc_fetch_desp_sm.v \
68design/sys/iop/niu/rtl/niu_rdmc_chnl_pio_if.v \
69design/sys/iop/niu/rtl/niu_rdmc_rcr_manager.v \
70design/sys/iop/niu/rtl/niu_rdmc_chnl_master.v \
71design/sys/iop/niu/rtl/niu_rdmc_clk_buf.v \
72design/sys/iop/niu/rtl/niu_rdmc.v \
73design/sys/iop/niu/rtl/niu_ram_256_148.v \
74design/sys/iop/niu/rtl/niu_ram_256x148.v \
75
76design/sys/iop/niu/rtl/debug.v \
77design/sys/iop/niu/rtl/niu_pio_ucb.v \
78design/sys/iop/niu/rtl/niu_pio_ucb_in32.v \
79design/sys/iop/niu/rtl/niu_pio_ucb_out32.v \
80design/sys/iop/rdp/rtl/rdp_dmoreg.v \
81design/sys/iop/rdp/rtl/rdp_n2_efuhdr4a_ctl.v \
82design/sys/iop/rdp/rtl/rdp_n2_efuhdr4a_l1clkhdr_ctl_macro.v \
83design/sys/iop/rdp/rtl/rdp_n2_efuhdr4a_msff_ctl_macro__en_1__width_22.v \
84design/sys/iop/rdp/rtl/rdp_n2_efuhdr4a_msff_ctl_macro__en_1__width_5.v \
85design/sys/iop/rdp/rtl/rdp_n2_efuhdr4a_msff_ctl_macro__width_4.v \
86design/sys/iop/rdp/rtl/rdp_n2_efuhdr4b_ctl.v \
87design/sys/iop/rdp/rtl/rdp_n2_efuhdr4b_l1clkhdr_ctl_macro.v \
88design/sys/iop/rdp/rtl/rdp_n2_efuhdr4b_msff_ctl_macro__en_1__width_22.v \
89design/sys/iop/rdp/rtl/rdp_n2_efuhdr4b_msff_ctl_macro__en_1__width_5.v \
90design/sys/iop/rdp/rtl/rdp_n2_efuhdr4b_msff_ctl_macro__width_4.v \
91design/sys/iop/rdp/rtl/rdp_n2_efuhdr4a_spare_ctl_macro__num_4.v \
92design/sys/iop/rdp/rtl/rdp_n2_efuhdr4b_spare_ctl_macro__num_4.v \
93design/sys/iop/rdp/rtl/rdp_clkgen_rdp_io.v \
94design/sys/iop/rdp/rtl/rdp_clkgen_rdp_io2x.v \
95design/sys/iop/rdp/rtl/rdp.v \
96
97}
98
99set link_library [concat $link_library \
100 dw_foundation.sldb \
101]
102
103
104set mix_files {}
105set top_module rdp
106
107set include_paths {\
108}
109
110set black_box_libs {}
111set black_box_designs {}
112set mem_libs {}
113
114set dont_touch_modules {\
115n2_niu_dp_256x152s_cust \
116}
117
118set compile_effort "medium"
119
120set compile_flatten_all 1
121
122set compile_no_new_cells_at_top_level false
123
124set default_clk cmp_gclk_c0_rdp
125set default_clk_freq 1500
126set default_setup_skew 0.0
127set default_hold_skew 0.0
128set default_clk_transition 0.05
129set clk_list { \
130 { cmp_gclk_c0_rdp 1500.0 0.000 0.000 0.05} \
131}
132
133set ideal_net_list {}
134set false_path_list {}
135set enforce_input_fanout_one 0
136set allow_outport_drive_innodes 1
137set skip_scan 0
138set add_lockup_latch false
139set chain_count 1
140set scanin_port_list {}
141set scanout_port_list {}
142set scanenable_port global_shift_enable
143set has_test_stub 1
144set scanenable_pin test_stub_no_bist/se
145set long_chain_so_0_net long_chain_so_0
146set short_chain_so_0_net short_chain_so_0
147set so_0_net so_0
148set insert_extra_lockup_latch 0
149set extra_lockup_latch_clk_list {}