Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / rst / synopsys / script / user_cfg.scr
CommitLineData
86530b38
AT
1# ========== Copyright Header Begin ==========================================
2#
3# OpenSPARC T2 Processor File: user_cfg.scr
4# Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5# 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6#
7# * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8#
9# This program is free software; you can redistribute it and/or modify
10# it under the terms of the GNU General Public License as published by
11# the Free Software Foundation; version 2 of the License.
12#
13# This program is distributed in the hope that it will be useful,
14# but WITHOUT ANY WARRANTY; without even the implied warranty of
15# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16# GNU General Public License for more details.
17#
18# You should have received a copy of the GNU General Public License
19# along with this program; if not, write to the Free Software
20# Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21#
22# For the avoidance of doubt, and except that if any non-GPL license
23# choice is available it will apply instead, Sun elects to use only
24# the General Public License version 2 (GPLv2) at this time for any
25# software where a choice of GPL license versions is made
26# available with the language indicating that GPLv2 or any later version
27# may be used, or where a choice of which version of the GPL is applied is
28# otherwise unspecified.
29#
30# Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31# CA 95054 USA or visit www.sun.com if you need additional information or
32# have any questions.
33#
34# ========== Copyright Header End ============================================
35source -echo -verbose $dv_root/design/sys/synopsys/script/project_sparc_cfg.scr
36
37set rtl_files {\
38libs/cl/cl_rtl_ext.v
39libs/cl/cl_a1/cl_a1.behV
40libs/cl/cl_u1/cl_u1.behV
41libs/cl/cl_dp1/cl_dp1.behV
42libs/cl/cl_sc1/cl_sc1.behV
43libs/cl/cl_mc1/cl_mc1.v
44
45libs/clk/rtl/clkgen_rst_cmp.v
46libs/clk/rtl/clkgen_rst_io.v
47
48libs/clk/n2_clk_clstr_hdr_cust_l/n2_clk_clstr_hdr_cust/rtl/n2_clk_clstr_hdr_cust.v
49libs/clk/n2_clk_pgrid_cust_l/n2_clk_rst_cmp_cust/rtl/n2_clk_rst_cmp_cust.v
50libs/clk/n2_clk_pgrid_cust_l/n2_clk_rst_io_cust/rtl/n2_clk_rst_io_cust.v
51
52design/sys/iop/rst/rtl/rst.v
53design/sys/iop/rst/rtl/rst_cmp_ctl.v
54design/sys/iop/rst/rtl/rst_fsm_ctl.v
55design/sys/iop/rst/rtl/rst_io_ctl.v
56design/sys/iop/rst/rtl/rst_l1clkhdr_ctl_macro.v
57design/sys/iop/rst/rtl/rst_spare_ctl_macro__num_1.v
58design/sys/iop/rst/rtl/rst_spare_ctl_macro__num_4.v
59design/sys/iop/rst/rtl/rst_spare_ctl_macro__num_6.v
60design/sys/iop/rst/rtl/rst_ucbbusin4_ctl.v
61design/sys/iop/rst/rtl/rst_ucbbusout4_ctl.v
62design/sys/iop/rst/rtl/rst_ucbflow_ctl.v
63}
64
65set link_library [concat $link_library \
66 dw_foundation.sldb \
67]
68
69
70set mix_files {}
71set top_module rst
72
73set include_paths {\
74}
75
76set black_box_libs {}
77set black_box_designs {}
78set mem_libs {}
79
80set dont_touch_modules {\
81}
82
83set compile_effort "medium"
84
85set compile_flatten_all 1
86
87set compile_no_new_cells_at_top_level false
88
89set default_clk gclk
90set default_clk_freq 350
91set default_setup_skew 0.0
92set default_hold_skew 0.0
93set default_clk_transition 0.05
94set clk_list { \
95 { gclk 350.0 0.000 0.000 0.05} \
96}
97
98set ideal_net_list {}
99set false_path_list {}
100set enforce_input_fanout_one 0
101set allow_outport_drive_innodes 1
102set skip_scan 0
103set add_lockup_latch false
104set chain_count 1
105set scanin_port_list {}
106set scanout_port_list {}
107set scanenable_port global_shift_enable
108set has_test_stub 1
109set scanenable_pin test_stub_no_bist/se
110set long_chain_so_0_net long_chain_so_0
111set short_chain_so_0_net short_chain_so_0
112set so_0_net so_0
113set insert_extra_lockup_latch 0
114set extra_lockup_latch_clk_list {}