Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / rtx / rtl / rtx_n2_efuhdr3_p0_msff_ctl_macro__en_1__width_5.v
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: rtx_n2_efuhdr3_p0_msff_ctl_macro__en_1__width_5.v
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35
36
37
38
39
40// any PARAMS parms go into naming of macro
41
42module rtx_n2_efuhdr3_p0_msff_ctl_macro__en_1__width_5 (
43 din,
44 en,
45 l1clk,
46 scan_in,
47 siclk,
48 soclk,
49 dout,
50 scan_out);
51wire [4:0] fdin;
52wire [4:1] sout;
53
54 input [ 4 : 0 ] din;
55 input en;
56 input l1clk;
57 input scan_in;
58
59
60 input siclk;
61 input soclk;
62
63 output [ 4 : 0 ] dout;
64 output scan_out;
65assign fdin[ 4 : 0 ] = (din[ 4 : 0 ] & {5{en}}) | (dout[ 4 : 0 ] & ~{5{en}});
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82cl_a1_msff_4x d0_0 (
83.l1clk(l1clk),
84.siclk(siclk),
85.soclk(soclk),
86.d(fdin[ 0 ]),
87.si(sout[ 1 ]),
88.so(scan_out),
89.q(dout[ 0 ])
90);
91cl_a1_msff_4x d0_1 (
92.l1clk(l1clk),
93.siclk(siclk),
94.soclk(soclk),
95.d(fdin[ 1 ]),
96.si(sout[ 2 ]),
97.so(sout[ 1 ]),
98.q(dout[ 1 ])
99);
100cl_a1_msff_4x d0_2 (
101.l1clk(l1clk),
102.siclk(siclk),
103.soclk(soclk),
104.d(fdin[ 2 ]),
105.si(sout[ 3 ]),
106.so(sout[ 2 ]),
107.q(dout[ 2 ])
108);
109cl_a1_msff_4x d0_3 (
110.l1clk(l1clk),
111.siclk(siclk),
112.soclk(soclk),
113.d(fdin[ 3 ]),
114.si(sout[ 4 ]),
115.so(sout[ 3 ]),
116.q(dout[ 3 ])
117);
118cl_a1_msff_4x d0_4 (
119.l1clk(l1clk),
120.siclk(siclk),
121.soclk(soclk),
122.d(fdin[ 4 ]),
123.si(scan_in),
124.so(sout[ 4 ]),
125.q(dout[ 4 ])
126);
127
128
129
130
131endmodule
132
133
134
135
136
137
138
139