Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / spc / lsu / synopsys / script / user_cfg.scr
CommitLineData
86530b38
AT
1# ========== Copyright Header Begin ==========================================
2#
3# OpenSPARC T2 Processor File: user_cfg.scr
4# Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5# 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6#
7# * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8#
9# This program is free software; you can redistribute it and/or modify
10# it under the terms of the GNU General Public License as published by
11# the Free Software Foundation; version 2 of the License.
12#
13# This program is distributed in the hope that it will be useful,
14# but WITHOUT ANY WARRANTY; without even the implied warranty of
15# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16# GNU General Public License for more details.
17#
18# You should have received a copy of the GNU General Public License
19# along with this program; if not, write to the Free Software
20# Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21#
22# For the avoidance of doubt, and except that if any non-GPL license
23# choice is available it will apply instead, Sun elects to use only
24# the General Public License version 2 (GPLv2) at this time for any
25# software where a choice of GPL license versions is made
26# available with the language indicating that GPLv2 or any later version
27# may be used, or where a choice of which version of the GPL is applied is
28# otherwise unspecified.
29#
30# Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31# CA 95054 USA or visit www.sun.com if you need additional information or
32# have any questions.
33#
34# ========== Copyright Header End ============================================
35source -echo -verbose $dv_root/design/sys/synopsys/script/project_sparc_cfg.scr
36
37set rtl_files {\
38libs/cl/cl_rtl_ext.v
39libs/cl/cl_a1/cl_a1.behV
40libs/cl/cl_u1/cl_u1.behV
41libs/cl/cl_dp1/cl_dp1.behV
42libs/cl/cl_sc1/cl_sc1.behV
43libs/cl/cl_u1lvt/cl_u1lvt.behV
44libs/cl/cl_mc1/cl_mc1.v
45
46libs/n2sram/dp/n2_dva_dp_32x32_cust_l/n2_dva_dp_32x32_cust/rtl/n2_dva_dp_32x32_cust.v
47libs/tisram/core/n2_dca_sp_9kb_cust_l/n2_dca_sp_9kb_cust/rtl/n2_dca_sp_9kb_cust.v
48libs/n2sram/compiler/physical/n2_com_dp_32x152_cust_l/n2_com_dp_32x152_cust/rtl/n2_com_dp_32x152_cust.v
49libs/n2sram/cams/n2_stb_cm_64x45_cust_l/n2_stb_cm_64x45_cust/rtl/n2_stb_cm_64x45_cust.v
50libs/n2sram/compiler/physical/n2_com_dp_64x84_cust_l/n2_com_dp_64x84_cust/rtl/n2_com_dp_64x84_cust.v
51libs/n2sram/tlbs/n2_tlb_tl_128x59_cust_l/n2_tlb_tl_128x59_cust/rtl/n2_tlb_tl_128x59_cust.v
52libs/tisram/core/n2_dta_sp_1920b_cust_l/n2_dta_sp_1920b_cust/rtl/n2_dta_sp_1920b_cust.v
53libs/rtl/n2_efuhdr1_ctl.v
54
55design/sys/iop/spc/lsu/rtl/lsu.v
56design/sys/iop/spc/lsu/rtl/lsu_adc_ctl.v
57design/sys/iop/spc/lsu/rtl/lsu_arc_ctl.v
58design/sys/iop/spc/lsu/rtl/lsu_ard_dp.v
59design/sys/iop/spc/lsu/rtl/lsu_asc_ctl.v
60design/sys/iop/spc/lsu/rtl/lsu_asd_dp.v
61design/sys/iop/spc/lsu/rtl/lsu_cic_ctl.v
62design/sys/iop/spc/lsu/rtl/lsu_cid_dp.v
63design/sys/iop/spc/lsu/rtl/lsu_dac_ctl.v
64design/sys/iop/spc/lsu/rtl/lsu_dcc_ctl.v
65design/sys/iop/spc/lsu/rtl/lsu_dcd_dp.v
66design/sys/iop/spc/lsu/rtl/lsu_dcp_dp.v
67design/sys/iop/spc/lsu/rtl/lsu_dcs_dp.v
68design/sys/iop/spc/lsu/rtl/lsu_lmc_ctl.v
69design/sys/iop/spc/lsu/rtl/lsu_lmd_dp.v
70design/sys/iop/spc/lsu/rtl/lsu_lru8_ctl.v
71design/sys/iop/spc/lsu/rtl/lsu_pic_ctl.v
72design/sys/iop/spc/lsu/rtl/lsu_pid_dp.v
73design/sys/iop/spc/lsu/rtl/lsu_red_ctl.v
74design/sys/iop/spc/lsu/rtl/lsu_rep_dp.v
75design/sys/iop/spc/lsu/rtl/lsu_sbc_ctl.v
76design/sys/iop/spc/lsu/rtl/lsu_sbd_dp.v
77design/sys/iop/spc/lsu/rtl/lsu_sbs_ctl.v
78design/sys/iop/spc/lsu/rtl/lsu_sec_ctl.v
79design/sys/iop/spc/lsu/rtl/lsu_sed_dp.v
80design/sys/iop/spc/lsu/rtl/lsu_spd_dp.v
81design/sys/iop/spc/lsu/rtl/lsu_tgc_ctl.v
82design/sys/iop/spc/lsu/rtl/lsu_tgd_dp.v
83design/sys/iop/spc/lsu/rtl/lsu_tlc_ctl.v
84design/sys/iop/spc/lsu/rtl/lsu_tld_dp.v
85}
86
87set link_library [concat $link_library \
88 dw_foundation.sldb \
89]
90
91
92set mix_files {}
93set top_module lsu
94
95set include_paths {\
96}
97
98set black_box_libs {}
99set black_box_designs {}
100set mem_libs {}
101
102set dont_touch_modules {\
103}
104
105set compile_effort "medium"
106
107set compile_flatten_all 1
108
109set compile_no_new_cells_at_top_level false
110
111set default_clk l2clk
112set default_clk_freq 1400
113set default_setup_skew 0.0
114set default_hold_skew 0.0
115set default_clk_transition 0.05
116set clk_list { \
117 { l2clk 1400.0 0.000 0.000 0.05} \
118}
119
120set ideal_net_list {}
121set false_path_list {}
122set enforce_input_fanout_one 0
123set allow_outport_drive_innodes 1
124set skip_scan 0
125set add_lockup_latch false
126set chain_count 1
127set scanin_port_list {}
128set scanout_port_list {}
129set scanenable_port global_shift_enable
130set has_test_stub 1
131set scanenable_pin test_stub_no_bist/se
132set long_chain_so_0_net long_chain_so_0
133set short_chain_so_0_net short_chain_so_0
134set so_0_net so_0
135set insert_extra_lockup_latch 0
136set extra_lockup_latch_clk_list {}