Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / diag / assembly / arch / error / mcu / n2_err_dram_DAC_ld_trap.s
CommitLineData
86530b38
AT
1/*
2* ========== Copyright Header Begin ==========================================
3*
4* OpenSPARC T2 Processor File: n2_err_dram_DAC_ld_trap.s
5* Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
6* 4150 Network Circle, Santa Clara, California 95054, U.S.A.
7*
8* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
9*
10* This program is free software; you can redistribute it and/or modify
11* it under the terms of the GNU General Public License as published by
12* the Free Software Foundation; version 2 of the License.
13*
14* This program is distributed in the hope that it will be useful,
15* but WITHOUT ANY WARRANTY; without even the implied warranty of
16* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17* GNU General Public License for more details.
18*
19* You should have received a copy of the GNU General Public License
20* along with this program; if not, write to the Free Software
21* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*
23* For the avoidance of doubt, and except that if any non-GPL license
24* choice is available it will apply instead, Sun elects to use only
25* the General Public License version 2 (GPLv2) at this time for any
26* software where a choice of GPL license versions is made
27* available with the language indicating that GPLv2 or any later version
28* may be used, or where a choice of which version of the GPL is applied is
29* otherwise unspecified.
30*
31* Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
32* CA 95054 USA or visit www.sun.com if you need additional information or
33* have any questions.
34*
35*
36* ========== Copyright Header End ============================================
37*/
38#define H_HT0_Hw_Corrected_Error_0x63 My_Corrected_ECC_error_trap
39
40#define MAIN_PAGE_NUCLEUS_ALSO
41#define MAIN_PAGE_HV_ALSO
42
43#define L2_ERR_STAT_REG 0xAB00000000
44#define L2_ERR_ADDR_REG 0xAC00000000
45
46#define TEST_DATA0 0x1000100081c3e008
47#define TEST_DATA1 0x2000200081c3e008
48#define TEST_DATA2 0x3000300081c3e008
49#define L2_ES_W1C_VALUE 0xc03ffff800000000
50#define DRAM_ES_W1C_VALUE 0xfe00000000000000
51
52#ifdef MCU0
53#define L2_BANK_ADDR 0x0
54#define MCU_BANK_ADDR 0x0
55#define DRAM_ERR_INJ_REG 0x8400000290
56#define DRAM_ERR_STAT_REG 0x8400000280
57#define ERROR_ADDR 0x20200000
58#endif
59
60#ifdef MCU1
61#define L2_BANK_ADDR 0x80
62#define MCU_BANK_ADDR 0x80
63#define DRAM_ERR_INJ_REG 0x8400001290
64#define DRAM_ERR_STAT_REG 0x8400001280
65
66
67#endif
68
69#ifdef MCU2
70#define L2_BANK_ADDR 0x100
71#define MCU_BANK_ADDR 0x100
72#define DRAM_ERR_INJ_REG 0x8400002290
73#define DRAM_ERR_STAT_REG 0x8400002280
74#define ERROR_ADDR 0x20200100
75
76#endif
77
78#ifdef MCU3
79#define L2_BANK_ADDR 0x180
80#define MCU_BANK_ADDR 0x180
81#define DRAM_ERR_INJ_REG 0x8400003290
82#define DRAM_ERR_STAT_REG 0x8400003280
83
84
85#endif
86
87
88#include "hboot.s"
89#include "asi_s.h"
90#include "err_defines.h"
91
92
93.text
94.global main
95.global My_Corrected_ECC_error_trap
96
97
98
99main:
100 ta T_CHANGE_HPRIV
101disable_l1:
102 ldxa [%g0] ASI_LSU_CONTROL, %l0
103 ! Remove the lower 2 bits (I-Cache and D-Cache enables)
104 andn %l0, 0x3, %l0
105 stxa %l0, [%g0] ASI_LSU_CONTROL
106
107
108clear_dram_esr_0:
109 ! Clear DRAM Error status register (Bit[63:57] write-1-clear)
110 setx DRAM_ES_W1C_VALUE, %l0, %l5
111 setx DRAM_ERR_STAT_REG, %l3, %g5
112! add %g5, MCU_BANK_ADDR, %g5
113 stx %l5, [%g5]
114
115set_DRAM_error_inject_ch0:
116 mov 0x2, %l1 ! ECC Mask (1-bit error)
117 mov 0x1, %l2
118 sllx %l2, DRAM_EI_SSHOT, %l3
119 Or %l1, %l3, %l1 ! Set single shot ;
120 mov 0x1, %l2
121 sllx %l2, DRAM_EI_ENB, %l3
122 or %l1, %l3, %l1 ! Enable error injection for the next write
123 setx DRAM_ERR_INJ_REG, %l3, %g6
124! add %g6, MCU_BANK_ADDR, %g6
125 stx %l1, [%g6]
126 membar 0x40
127
128enable_err_reporting:
129 setx L2EE_PA0, %l0, %l1
130 add %l1, L2_BANK_ADDR, %l1
131 ldx [%l1], %l2
132 mov 0x3, %l0
133 or %l2, %l0, %l2
134 stx %l2, [%l1]
135
136
137 ! Write 1 to clear L2 Error status registers
138clear_l2_ESR:
139 setx L2ES_PA0, %l3, %l4
140 add %l4, L2_BANK_ADDR, %l4
141 stx %l5, [%l4]
142 nop
143
144store_to_L2:
145 setx TEST_DATA1, %l0, %g5
146
147
148set_L2_Directly_Mapped_Mode:
149 setx L2CS_PA0, %l6, %g1
150 add %g1, L2_BANK_ADDR, %g1
151 mov 0x2, %l0
152 stx %l0, [%g1]
153
154
155store_to_L2_way0:
156 setx 0x2200aa00, %l0, %g2 ! bits [21:18] select way
157 add %g2, L2_BANK_ADDR, %g2
158 stx %g5, [%g2]
159 stx %g5, [%g2+8]
160 membar #Sync
161
162! Storing to same L2 way0 but different tag,this will write to mcu
163write_mcu_channel_0:
164 setx 0x2100aa00, %l0, %g3 ! bits [21:18] select way
165 add %g3, L2_BANK_ADDR, %g3
166 stx %g5, [%g3]
167 stx %g5, [%g3+8]
168 membar #Sync
169
170
171read_error_address_ch0:
172 ldx [%g2], %l1
173 membar #Sync
174! ldx [%g3], %l2
175! membar #Sync
176
177
178check_DRAM_ESR_0:
179 setx DRAM_ERR_STAT_REG, %l3, %g5
180! add %g5, MCU_BANK_ADDR, %g5
181 ldx [%g5], %l6
182
183compute_dram_ESR:
184 mov 0x1, %l1
185 sllx %l1, DRAM_ES_DAC, %l0
186 set 0x0002, %l3 ! 16-bit Syndrome - for SECC, it's the mask nibble-reversed
187 or %l0, %l3, %l0 ! %l0 has expected value
188
189verify_dram_ESR:
190 cmp %l0, %l6
191 bne %xcc, test_fail
192 nop
193
194check_L2_ESR_0:
195 setx L2_ERR_STAT_REG, %l3, %g5
196 add %g5, L2_BANK_ADDR, %g5
197 ldx [%g5], %l6
198
199compute_L2_ESR:
200 setx 0xfffffffff0000000, %l3, %l0
201 andcc %l0, %l6, %l0 ! Donot check L2ESR SYND bits
202 mov 0x1, %l1
203 sllx %l1, L2ES_DAC, %l0
204 mov 0x1, %l1
205 sllx %l1, L2ES_VEC, %l2
206 or %l0, %l2, %l3
207
208verify_L2_ESR:
209 cmp %l6, %l3
210 bne %xcc, test_fail
211 nop
212
213
214 setx L2EA_PA0, %l2, %l3
215 add %l3, L2_BANK_ADDR, %l3
216check_l2_EAR:
217 ldx [%l3], %l4
218 ! Error address is the physical address of the cache line (PA[5:0] 0)
219 setx 0x2200aa00, %l0, %g2 ! bits [21:18] select way
220 add %g2, L2_BANK_ADDR, %g2
221
222 setx 0xffffffffc0, %l0,%o2
223 and %l4, %o2, %l4
224 cmp %l4, %g2
225 bne %xcc, test_fail
226 nop
227
228check_Corr_err_trap:
229 ! Check if a Corrected ECC Error Trap happened
230 set EXECUTED, %l0
231 cmp %o0, %l0
232 bne test_fail
233 nop
234 mov TT_Corrected_ECC, %l0
235 ! mov TT_SW_Error, %l0
236 cmp %o1, %l0
237 bne test_fail
238 nop
239
240
241 ba test_pass
242 nop
243
244My_Corrected_ECC_error_trap:
245
246!My_Recoverable_Sw_error_trap:
247 ! Signal trap taken
248 setx EXECUTED, %l0, %o0
249 ! save trap type value
250 rdpr %tt, %o1
251 retry
252 nop
253
254
255/*******************************************************
256 * Exit code
257 *******************************************************/
258
259test_pass:
260ta T_GOOD_TRAP
261
262
263test_fail:
264ta T_BAD_TRAP
265
266
267