Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / diag / assembly / arch / prm / mcu / n2_pm_all_dimm_rdwr_3.s
CommitLineData
86530b38
AT
1/*
2* ========== Copyright Header Begin ==========================================
3*
4* OpenSPARC T2 Processor File: n2_pm_all_dimm_rdwr_3.s
5* Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
6* 4150 Network Circle, Santa Clara, California 95054, U.S.A.
7*
8* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
9*
10* This program is free software; you can redistribute it and/or modify
11* it under the terms of the GNU General Public License as published by
12* the Free Software Foundation; version 2 of the License.
13*
14* This program is distributed in the hope that it will be useful,
15* but WITHOUT ANY WARRANTY; without even the implied warranty of
16* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17* GNU General Public License for more details.
18*
19* You should have received a copy of the GNU General Public License
20* along with this program; if not, write to the Free Software
21* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*
23* For the avoidance of doubt, and except that if any non-GPL license
24* choice is available it will apply instead, Sun elects to use only
25* the General Public License version 2 (GPLv2) at this time for any
26* software where a choice of GPL license versions is made
27* available with the language indicating that GPLv2 or any later version
28* may be used, or where a choice of which version of the GPL is applied is
29* otherwise unspecified.
30*
31* Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
32* CA 95054 USA or visit www.sun.com if you need additional information or
33* have any questions.
34*
35*
36* ========== Copyright Header End ============================================
37*/
38#define MAIN_PAGE_NUCLEUS_ALSO
39#define MAIN_PAGE_HV_ALSO
40
41
42#include "hboot.s"
43#include "asi_s.h"
44
45#ifdef PM_8BANK
46#define L20_MCU_DM0_BK0 0x0000134000
47#define L20_MCU_DM0_BK2 0x0000134200
48#define L20_MCU_DM0_BK4 0x0000134400
49#define L20_MCU_DM0_BK6 0x0000134600
50
51#define L20_MCU_DM1_BK0 0x0800134000
52#define L20_MCU_DM1_BK2 0x0800134200
53#define L20_MCU_DM1_BK4 0x0800134400
54#define L20_MCU_DM1_BK6 0x0800134600
55
56#define L20_MCU_DM2_BK0 0x1000134000
57#define L20_MCU_DM2_BK2 0x1000134200
58#define L20_MCU_DM2_BK4 0x1000134400
59#define L20_MCU_DM2_BK6 0x1000134600
60
61#define L20_MCU_DM3_BK0 0x1800134000
62#define L20_MCU_DM3_BK2 0x1800134200
63#define L20_MCU_DM3_BK4 0x1800134400
64#define L20_MCU_DM3_BK6 0x1800134600
65
66#define L20_MCU_DM4_BK0 0x2000134000
67#define L20_MCU_DM4_BK2 0x2000134200
68#define L20_MCU_DM4_BK4 0x2000134400
69#define L20_MCU_DM4_BK6 0x2000134600
70
71#define L20_MCU_DM5_BK0 0x2800134000
72#define L20_MCU_DM5_BK2 0x2800134200
73#define L20_MCU_DM5_BK4 0x2800134400
74#define L20_MCU_DM5_BK6 0x2800134600
75
76#define L20_MCU_DM6_BK0 0x3000134000
77#define L20_MCU_DM6_BK2 0x3000134200
78#define L20_MCU_DM6_BK4 0x3000134400
79#define L20_MCU_DM6_BK6 0x3000134600
80
81#define L20_MCU_DM7_BK0 0x3800134000
82#define L20_MCU_DM7_BK2 0x3800134200
83#define L20_MCU_DM7_BK4 0x3800134400
84#define L20_MCU_DM7_BK6 0x3800134600
85
86#define L2_1_MCU_DM0_BK1 0x0000134040
87#define L2_1_MCU_DM0_BK3 0x0000134240
88#define L2_1_MCU_DM0_BK5 0x0000134440
89#define L2_1_MCU_DM0_BK7 0x0000134640
90
91#define L2_1_MCU_DM1_BK1 0x0800134040
92#define L2_1_MCU_DM1_BK3 0x0800134240
93#define L2_1_MCU_DM1_BK5 0x0800134440
94#define L2_1_MCU_DM1_BK7 0x0800134640
95
96#define L2_1_MCU_DM2_BK1 0x1000134040
97#define L2_1_MCU_DM2_BK3 0x1000134240
98#define L2_1_MCU_DM2_BK5 0x1000134440
99#define L2_1_MCU_DM2_BK7 0x1000134640
100
101#define L2_1_MCU_DM3_BK1 0x1800134040
102#define L2_1_MCU_DM3_BK3 0x1800134240
103#define L2_1_MCU_DM3_BK5 0x1800134440
104#define L2_1_MCU_DM3_BK7 0x1800134640
105
106#define L2_1_MCU_DM4_BK1 0x2000134040
107#define L2_1_MCU_DM4_BK3 0x2000134240
108#define L2_1_MCU_DM4_BK5 0x2000134440
109#define L2_1_MCU_DM4_BK7 0x2000134640
110
111#define L2_1_MCU_DM5_BK1 0x2800134040
112#define L2_1_MCU_DM5_BK3 0x2800134240
113#define L2_1_MCU_DM5_BK5 0x2800134440
114#define L2_1_MCU_DM5_BK7 0x2800134640
115
116#define L2_1_MCU_DM6_BK1 0x3000134040
117#define L2_1_MCU_DM6_BK3 0x3000134240
118#define L2_1_MCU_DM6_BK5 0x3000134440
119#define L2_1_MCU_DM6_BK7 0x3000134640
120
121#define L2_1_MCU_DM7_BK1 0x3800134040
122#define L2_1_MCU_DM7_BK3 0x3800134240
123#define L2_1_MCU_DM7_BK5 0x3800134440
124#define L2_1_MCU_DM7_BK7 0x3800134640
125#endif
126
127#ifdef PM_4BANK
128#define L20_MCU_DM0_BK0 0x0000134000
129#define L20_MCU_DM0_BK2 0x0000134100
130#define L20_MCU_DM0_BK4 0x0000134200
131#define L20_MCU_DM0_BK6 0x0000134300
132
133#define L20_MCU_DM1_BK0 0x0400134000
134#define L20_MCU_DM1_BK2 0x0400134100
135#define L20_MCU_DM1_BK4 0x0400134200
136#define L20_MCU_DM1_BK6 0x0400134300
137
138#define L20_MCU_DM2_BK0 0x0800134000
139#define L20_MCU_DM2_BK2 0x0800134100
140#define L20_MCU_DM2_BK4 0x0800134200
141#define L20_MCU_DM2_BK6 0x0800134300
142
143#define L20_MCU_DM3_BK0 0x0c00134000
144#define L20_MCU_DM3_BK2 0x0c00134100
145#define L20_MCU_DM3_BK4 0x0c00134200
146#define L20_MCU_DM3_BK6 0x0c00134300
147
148#define L20_MCU_DM4_BK0 0x1000134000
149#define L20_MCU_DM4_BK2 0x1000134100
150#define L20_MCU_DM4_BK4 0x1000134200
151#define L20_MCU_DM4_BK6 0x1000134300
152
153#define L20_MCU_DM5_BK0 0x1400134000
154#define L20_MCU_DM5_BK2 0x1400134100
155#define L20_MCU_DM5_BK4 0x1400134200
156#define L20_MCU_DM5_BK6 0x1400134300
157
158#define L20_MCU_DM6_BK0 0x1800134000
159#define L20_MCU_DM6_BK2 0x1800134100
160#define L20_MCU_DM6_BK4 0x1800134200
161#define L20_MCU_DM6_BK6 0x1800134300
162
163#define L20_MCU_DM7_BK0 0x1c00134000
164#define L20_MCU_DM7_BK2 0x1c00134100
165#define L20_MCU_DM7_BK4 0x1c00134200
166#define L20_MCU_DM7_BK6 0x1c00134300
167
168#define L2_1_MCU_DM0_BK1 0x0000134040
169#define L2_1_MCU_DM0_BK3 0x0000134140
170#define L2_1_MCU_DM0_BK5 0x0000134240
171#define L2_1_MCU_DM0_BK7 0x0000134340
172
173#define L2_1_MCU_DM1_BK1 0x0400134040
174#define L2_1_MCU_DM1_BK3 0x0400134140
175#define L2_1_MCU_DM1_BK5 0x0400134240
176#define L2_1_MCU_DM1_BK7 0x0400134340
177
178#define L2_1_MCU_DM2_BK1 0x0800134040
179#define L2_1_MCU_DM2_BK3 0x0800134140
180#define L2_1_MCU_DM2_BK5 0x0800134240
181#define L2_1_MCU_DM2_BK7 0x0800134340
182
183#define L2_1_MCU_DM3_BK1 0x0c00134040
184#define L2_1_MCU_DM3_BK3 0x0c00134140
185#define L2_1_MCU_DM3_BK5 0x0c00134240
186#define L2_1_MCU_DM3_BK7 0x0c00134340
187
188#define L2_1_MCU_DM4_BK1 0x1000134040
189#define L2_1_MCU_DM4_BK3 0x1000134140
190#define L2_1_MCU_DM4_BK5 0x1000134240
191#define L2_1_MCU_DM4_BK7 0x1000134340
192
193#define L2_1_MCU_DM5_BK1 0x1400134040
194#define L2_1_MCU_DM5_BK3 0x1400134140
195#define L2_1_MCU_DM5_BK5 0x1400134240
196#define L2_1_MCU_DM5_BK7 0x1400134340
197
198#define L2_1_MCU_DM6_BK1 0x1800134040
199#define L2_1_MCU_DM6_BK3 0x1800134140
200#define L2_1_MCU_DM6_BK5 0x1800134240
201#define L2_1_MCU_DM6_BK7 0x1800134340
202
203#define L2_1_MCU_DM7_BK1 0x1c00134040
204#define L2_1_MCU_DM7_BK3 0x1c00134140
205#define L2_1_MCU_DM7_BK5 0x1c00134240
206#define L2_1_MCU_DM7_BK7 0x1c00134340
207#endif
208
209
210
211#ifdef PM_2BANK
212#define L20_MCU_DM0_BK0 0x0000134000
213#define L20_MCU_DM0_BK2 0x0000134080
214#define L20_MCU_DM0_BK4 0x0000134100
215#define L20_MCU_DM0_BK6 0x0000134180
216
217#define L20_MCU_DM1_BK0 0x0200134000
218#define L20_MCU_DM1_BK2 0x0200134080
219#define L20_MCU_DM1_BK4 0x0200134100
220#define L20_MCU_DM1_BK6 0x0200134180
221
222#define L20_MCU_DM2_BK0 0x0400134000
223#define L20_MCU_DM2_BK2 0x0400134080
224#define L20_MCU_DM2_BK4 0x0400134100
225#define L20_MCU_DM2_BK6 0x0400134180
226
227#define L20_MCU_DM3_BK0 0x0600134000
228#define L20_MCU_DM3_BK2 0x0600134080
229#define L20_MCU_DM3_BK4 0x0600134100
230#define L20_MCU_DM3_BK6 0x0600134180
231
232#define L20_MCU_DM4_BK0 0x0800134000
233#define L20_MCU_DM4_BK2 0x0800134080
234#define L20_MCU_DM4_BK4 0x0800134100
235#define L20_MCU_DM4_BK6 0x0800134180
236
237#define L20_MCU_DM5_BK0 0x0a00134000
238#define L20_MCU_DM5_BK2 0x0a00134080
239#define L20_MCU_DM5_BK4 0x0a00134100
240#define L20_MCU_DM5_BK6 0x0a00134180
241
242#define L20_MCU_DM6_BK0 0x0c00134000
243#define L20_MCU_DM6_BK2 0x0c00134080
244#define L20_MCU_DM6_BK4 0x0c00134100
245#define L20_MCU_DM6_BK6 0x0c00134180
246
247#define L20_MCU_DM7_BK0 0x0e00134000
248#define L20_MCU_DM7_BK2 0x0e00134080
249#define L20_MCU_DM7_BK4 0x0e00134100
250#define L20_MCU_DM7_BK6 0x0e00134180
251
252
253#define L2_1_MCU_DM0_BK1 0x0000134040
254#define L2_1_MCU_DM0_BK3 0x00001340c0
255#define L2_1_MCU_DM0_BK5 0x0000134140
256#define L2_1_MCU_DM0_BK7 0x00001341c0
257
258#define L2_1_MCU_DM1_BK1 0x0200134040
259#define L2_1_MCU_DM1_BK3 0x02001340c0
260#define L2_1_MCU_DM1_BK5 0x0200134140
261#define L2_1_MCU_DM1_BK7 0x02001341c0
262
263#define L2_1_MCU_DM2_BK1 0x0400134040
264#define L2_1_MCU_DM2_BK3 0x04001340c0
265#define L2_1_MCU_DM2_BK5 0x0400134140
266#define L2_1_MCU_DM2_BK7 0x04001341c0
267
268#define L2_1_MCU_DM3_BK1 0x0600134040
269#define L2_1_MCU_DM3_BK3 0x06001340c0
270#define L2_1_MCU_DM3_BK5 0x0600134140
271#define L2_1_MCU_DM3_BK7 0x06001341c0
272
273#define L2_1_MCU_DM4_BK1 0x0800134040
274#define L2_1_MCU_DM4_BK3 0x08001340c0
275#define L2_1_MCU_DM4_BK5 0x0800134140
276#define L2_1_MCU_DM4_BK7 0x08001341c0
277
278#define L2_1_MCU_DM5_BK1 0x0a00134040
279#define L2_1_MCU_DM5_BK3 0x0a001340c0
280#define L2_1_MCU_DM5_BK5 0x0a00134140
281#define L2_1_MCU_DM5_BK7 0x0a001341c0
282
283#define L2_1_MCU_DM6_BK1 0x0c00134040
284#define L2_1_MCU_DM6_BK3 0x0c001340c0
285#define L2_1_MCU_DM6_BK5 0x0c00134140
286#define L2_1_MCU_DM6_BK7 0x0c001341c0
287
288#define L2_1_MCU_DM7_BK1 0x0e00134040
289#define L2_1_MCU_DM7_BK3 0x0e001340c0
290#define L2_1_MCU_DM7_BK5 0x0e00134140
291#define L2_1_MCU_DM7_BK7 0x0e001341c0
292#endif
293
294#ifdef L2_OFF
295#define L2_ON_OFF_DM 0x1
296#else
297#define L2_ON_OFF_DM 0x0
298#endif
299
300
301.text
302.global main
303
304
305main:
306 ta T_CHANGE_HPRIV
307 nop
308
309 membar #Sync
310
311 ta T_RD_THID
312
313 ! Preserve Thread id in %g4 left shifted 28 bits
314 sllx %o1, 24, %g4
315 nop
316
317branch_th:
318 ! Core0
319 cmp %o1, 0x0
320 be main_bank0
321 nop
322
323 cmp %o1, 0x1
324 be main_bank1
325 nop
326
327 cmp %o1, 0x2
328 be main_bank0
329 nop
330
331 cmp %o1, 0x3
332 be main_bank1
333 nop
334
335 cmp %o1, 0x4
336 be main_bank0
337 nop
338
339 cmp %o1, 0x5
340 be main_bank1
341 nop
342
343 cmp %o1, 0x6
344 be main_bank0
345 nop
346
347 cmp %o1, 0x7
348 be main_bank1
349 nop
350
351 ! Core1
352 cmp %o1, 0x8
353 be main_bank0
354 nop
355
356 cmp %o1, 0x9
357 be main_bank1
358 nop
359
360 cmp %o1, 0xa
361 be main_bank0
362 nop
363
364 cmp %o1, 0xb
365 be main_bank1
366 nop
367
368 cmp %o1, 0xc
369 be main_bank0
370 nop
371
372 cmp %o1, 0xd
373 be main_bank1
374 nop
375
376 cmp %o1, 0xe
377 be main_bank0
378 nop
379
380 cmp %o1, 0xf
381 be main_bank1
382 nop
383
384 ! Core2
385 cmp %o1, 0x10
386 be main_bank0
387 nop
388
389 cmp %o1, 0x11
390 be main_bank1
391 nop
392
393 cmp %o1, 0x12
394 be main_bank0
395 nop
396
397 cmp %o1, 0x13
398 be main_bank1
399 nop
400
401 cmp %o1, 0x14
402 be main_bank0
403 nop
404
405 cmp %o1, 0x15
406 be main_bank1
407 nop
408
409 cmp %o1, 0x16
410 be main_bank0
411 nop
412
413 cmp %o1, 0x17
414 be main_bank1
415 nop
416
417
418 ! Core3
419 cmp %o1, 0x18
420 be main_bank0
421 nop
422
423 cmp %o1, 0x19
424 be main_bank1
425 nop
426
427 cmp %o1, 0x1a
428 be main_bank0
429 nop
430
431 cmp %o1, 0x1b
432 be main_bank1
433 nop
434
435 cmp %o1, 0x1c
436 be main_bank0
437 nop
438
439 cmp %o1, 0x1d
440 be main_bank1
441 nop
442
443 cmp %o1, 0x1e
444 be main_bank0
445 nop
446
447 cmp %o1, 0x1f
448 be main_bank1
449 nop
450
451 ! Core4
452 cmp %o1, 0x20
453 be main_bank0
454 nop
455
456 cmp %o1, 0x21
457 be main_bank1
458 nop
459
460 cmp %o1, 0x22
461 be main_bank0
462 nop
463
464 cmp %o1, 0x23
465 be main_bank1
466 nop
467
468 cmp %o1, 0x24
469 be main_bank0
470 nop
471
472 cmp %o1, 0x25
473 be main_bank1
474 nop
475
476 cmp %o1, 0x26
477 be main_bank0
478 nop
479
480 cmp %o1, 0x27
481 be main_bank1
482 nop
483
484 ! Core5
485 cmp %o1, 0x28
486 be main_bank0
487 nop
488
489 cmp %o1, 0x29
490 be main_bank1
491 nop
492
493 cmp %o1, 0x2a
494 be main_bank0
495 nop
496
497 cmp %o1, 0x2b
498 be main_bank1
499 nop
500
501 cmp %o1, 0x2c
502 be main_bank0
503 nop
504
505 cmp %o1, 0x2d
506 be main_bank1
507 nop
508
509 cmp %o1, 0x2e
510 be main_bank0
511 nop
512
513 cmp %o1, 0x2f
514 be main_bank1
515 nop
516
517 ! Core6
518 cmp %o1, 0x30
519 be main_bank0
520 nop
521
522 cmp %o1, 0x31
523 be main_bank1
524 nop
525
526 cmp %o1, 0x32
527 be main_bank0
528 nop
529
530 cmp %o1, 0x33
531 be main_bank1
532 nop
533
534 cmp %o1, 0x34
535 be main_bank0
536 nop
537
538 cmp %o1, 0x35
539 be main_bank1
540 nop
541
542 cmp %o1, 0x36
543 be main_bank0
544 nop
545
546 cmp %o1, 0x37
547 be main_bank1
548 nop
549
550 ! Core7
551 cmp %o1, 0x38
552 be main_bank0
553 nop
554
555 cmp %o1, 0x39
556 be main_bank1
557 nop
558
559 cmp %o1, 0x3a
560 be main_bank0
561 nop
562
563 cmp %o1, 0x3b
564 be main_bank1
565 nop
566
567 cmp %o1, 0x3c
568 be main_bank0
569 nop
570
571 cmp %o1, 0x3d
572 be main_bank1
573 nop
574
575 cmp %o1, 0x3e
576 be main_bank0
577 nop
578
579 cmp %o1, 0x3f
580 be main_bank1
581 nop
582
583
584 ba test_failed
585 nop
586
587 /**********************
588 L2 Bank 0
589 **********************/
590main_bank0:
591 nop
592 nop
593/*******************
594 DIMM 0,1
595*******************/
596L20_dimm01_init:
597 setx 0x1111111111110000, %g7, %g5
598
599 setx L20_MCU_DM0_BK0, %g7, %o0
600 setx L20_MCU_DM0_BK2, %g7, %o1
601 setx L20_MCU_DM0_BK4, %g7, %o2
602 setx L20_MCU_DM0_BK6, %g7, %o3
603
604 setx L20_MCU_DM1_BK0, %g7, %o4
605 setx L20_MCU_DM1_BK2, %g7, %o5
606 setx L20_MCU_DM1_BK4, %g7, %o6
607 setx L20_MCU_DM1_BK6, %g7, %o7
608
609 ! to make the addr unique for each thread in PA[28] and up
610 add %o0, %g4, %l0
611 add %o1, %g4, %l1
612 add %o2, %g4, %l2
613 add %o3, %g4, %l3
614 add %o4, %g4, %l4
615 add %o5, %g4, %l5
616 add %o6, %g4, %l6
617 add %o7, %g4, %l7
618
619 setx 0xabcdef1234, %g7, %g2
620 mov 0x1, %g1
621 sllx %g1, 22, %g6
622
623 mov 0x1, %g7
624 sllx %g7, 12, %g1
625 set 0x2, %g3
626L20_dimm01_rd_wr:
627 !DIMM0,1
628 stx %g5, [%l0]
629 stx %g5, [%l1]
630 stx %g5, [%l2]
631 stx %g5, [%l3]
632 stx %g5, [%l4]
633 stx %g5, [%l5]
634 stx %g5, [%l6]
635 stx %g5, [%l7]
636
637 add %l0, %g6, %o0
638 add %l1, %g6, %o1
639 add %l2, %g6, %o2
640 add %l3, %g6, %o3
641 add %l4, %g6, %o4
642 add %l5, %g6, %o5
643 add %l6, %g6, %o6
644 add %l7, %g6, %o7
645
646 ! cause wrb
647 stx %g2, [%o0]
648 stx %g2, [%o1]
649 stx %g2, [%o2]
650 stx %g2, [%o3]
651 stx %g2, [%o4]
652 stx %g2, [%o5]
653 stx %g2, [%o6]
654 stx %g2, [%o7]
655
656 add %l0, %g1, %l0
657 add %l1, %g1, %l1
658 add %l2, %g1, %l2
659 add %l3, %g1, %l3
660 add %l4, %g1, %l4
661 add %l5, %g1, %l5
662 add %l6, %g1, %l6
663 add %l7, %g1, %l7
664
665 add %o0, %g1, %o0
666 add %o1, %g1, %o1
667 add %o2, %g1, %o2
668 add %o3, %g1, %o3
669 add %o4, %g1, %o4
670 add %o5, %g1, %o5
671 add %o6, %g1, %o6
672 add %o7, %g1, %o7
673
674 dec %g3
675 brnz %g3, L20_dimm01_rd_wr
676 nop
677
678/*******************
679 DIMM2,3
680*******************/
681L20_dimm23_init:
682 setx 0x1111111111110000, %g7, %g5
683
684 setx L20_MCU_DM2_BK0, %g7, %o0
685 setx L20_MCU_DM2_BK2, %g7, %o1
686 setx L20_MCU_DM2_BK4, %g7, %o2
687 setx L20_MCU_DM2_BK6, %g7, %o3
688
689 setx L20_MCU_DM3_BK0, %g7, %o4
690 setx L20_MCU_DM3_BK2, %g7, %o5
691 setx L20_MCU_DM3_BK4, %g7, %o6
692 setx L20_MCU_DM3_BK6, %g7, %o7
693
694 ! to make the addr unique for each thread in PA[28] and up
695 add %o0, %g4, %l0
696 add %o1, %g4, %l1
697 add %o2, %g4, %l2
698 add %o3, %g4, %l3
699 add %o4, %g4, %l4
700 add %o5, %g4, %l5
701 add %o6, %g4, %l6
702 add %o7, %g4, %l7
703
704 setx 0xabcdef1234, %g7, %g2
705 mov 0x1, %g1
706 sllx %g1, 22, %g6
707
708 mov 0x1, %g7
709 sllx %g7, 12, %g1
710 set 0x2, %g3
711
712 mov 0x1, %g7
713 sllx %g7, 12, %g1
714 set 0x2, %g3
715
716L20_dimm23_rd_wr:
717 stx %g5, [%l0]
718 stx %g5, [%l1]
719 stx %g5, [%l2]
720 stx %g5, [%l3]
721 stx %g5, [%l4]
722 stx %g5, [%l5]
723 stx %g5, [%l6]
724 stx %g5, [%l7]
725
726 add %l0, %g6, %o0
727 add %l1, %g6, %o1
728 add %l2, %g6, %o2
729 add %l3, %g6, %o3
730 add %l4, %g6, %o4
731 add %l5, %g6, %o5
732 add %l6, %g6, %o6
733 add %l7, %g6, %o7
734
735 ! cause wrb
736 stx %g2, [%o0]
737 stx %g2, [%o1]
738 stx %g2, [%o2]
739 stx %g2, [%o3]
740 stx %g2, [%o4]
741 stx %g2, [%o5]
742 stx %g2, [%o6]
743 stx %g2, [%o7]
744
745 add %l0, %g1, %l0
746 add %l1, %g1, %l1
747 add %l2, %g1, %l2
748 add %l3, %g1, %l3
749 add %l4, %g1, %l4
750 add %l5, %g1, %l5
751 add %l6, %g1, %l6
752 add %l7, %g1, %l7
753
754 add %o0, %g1, %o0
755 add %o1, %g1, %o1
756 add %o2, %g1, %o2
757 add %o3, %g1, %o3
758 add %o4, %g1, %o4
759 add %o5, %g1, %o5
760 add %o6, %g1, %o6
761 add %o7, %g1, %o7
762
763 dec %g3
764 brnz %g3, L20_dimm23_rd_wr
765 nop
766
767/********************************
768* DIMM 4, 5
769*********************************/
770L20_dimm45_init:
771 setx 0x1111111111110000, %g7, %g5
772
773 setx L20_MCU_DM4_BK0, %g7, %o0
774 setx L20_MCU_DM4_BK2, %g7, %o1
775 setx L20_MCU_DM4_BK4, %g7, %o2
776 setx L20_MCU_DM4_BK6, %g7, %o3
777
778 setx L20_MCU_DM5_BK0, %g7, %o4
779 setx L20_MCU_DM5_BK2, %g7, %o5
780 setx L20_MCU_DM5_BK4, %g7, %o6
781 setx L20_MCU_DM5_BK6, %g7, %o7
782
783 ! to make the addr unique for each thread in PA[28] and up
784 add %o0, %g4, %l0
785 add %o1, %g4, %l1
786 add %o2, %g4, %l2
787 add %o3, %g4, %l3
788 add %o4, %g4, %l4
789 add %o5, %g4, %l5
790 add %o6, %g4, %l6
791 add %o7, %g4, %l7
792
793 setx 0xabcdef1234, %g7, %g2
794 mov 0x1, %g1
795 sllx %g1, 22, %g6
796
797 mov 0x1, %g7
798 sllx %g7, 12, %g1
799 set 0x2, %g3
800
801L20_dimm45_rd_wr:
802 stx %g5, [%l0]
803 stx %g5, [%l1]
804 stx %g5, [%l2]
805 stx %g5, [%l3]
806 stx %g5, [%l4]
807 stx %g5, [%l5]
808 stx %g5, [%l6]
809 stx %g5, [%l7]
810
811 add %l0, %g6, %o0
812 add %l1, %g6, %o1
813 add %l2, %g6, %o2
814 add %l3, %g6, %o3
815 add %l4, %g6, %o4
816 add %l5, %g6, %o5
817 add %l6, %g6, %o6
818 add %l7, %g6, %o7
819
820 ! cause wrb
821 stx %g2, [%o0]
822 stx %g2, [%o1]
823 stx %g2, [%o2]
824 stx %g2, [%o3]
825 stx %g2, [%o4]
826 stx %g2, [%o5]
827 stx %g2, [%o6]
828 stx %g2, [%o7]
829
830 add %l0, %g1, %l0
831 add %l1, %g1, %l1
832 add %l2, %g1, %l2
833 add %l3, %g1, %l3
834 add %l4, %g1, %l4
835 add %l5, %g1, %l5
836 add %l6, %g1, %l6
837 add %l7, %g1, %l7
838
839 add %o0, %g1, %o0
840 add %o1, %g1, %o1
841 add %o2, %g1, %o2
842 add %o3, %g1, %o3
843 add %o4, %g1, %o4
844 add %o5, %g1, %o5
845 add %o6, %g1, %o6
846 add %o7, %g1, %o7
847
848 dec %g3
849 brnz %g3, L20_dimm45_rd_wr
850 nop
851
852/********************************
853* DIMM 6, 7
854*********************************/
855L20_dimm67_init:
856 setx 0x1111111111110000, %g7, %g5
857
858 setx L20_MCU_DM6_BK0, %g7, %o0
859 setx L20_MCU_DM6_BK2, %g7, %o1
860 setx L20_MCU_DM6_BK4, %g7, %o2
861 setx L20_MCU_DM6_BK6, %g7, %o3
862
863 setx L20_MCU_DM7_BK0, %g7, %o4
864 setx L20_MCU_DM7_BK2, %g7, %o5
865 setx L20_MCU_DM7_BK4, %g7, %o6
866 setx L20_MCU_DM7_BK6, %g7, %o7
867
868 ! to make the addr unique for each thread in PA[28] and up
869 add %o0, %g4, %l0
870 add %o1, %g4, %l1
871 add %o2, %g4, %l2
872 add %o3, %g4, %l3
873 add %o4, %g4, %l4
874 add %o5, %g4, %l5
875 add %o6, %g4, %l6
876 add %o7, %g4, %l7
877
878 setx 0xabcdef1234, %g7, %g2
879 mov 0x1, %g1
880 sllx %g1, 22, %g6
881
882 mov 0x1, %g7
883 sllx %g7, 12, %g1
884 set 0x2, %g3
885
886L20_dimm67_rd_wr:
887 stx %g5, [%l0]
888 stx %g5, [%l1]
889 stx %g5, [%l2]
890 stx %g5, [%l3]
891 stx %g5, [%l4]
892 stx %g5, [%l5]
893 stx %g5, [%l6]
894 stx %g5, [%l7]
895
896 add %l0, %g6, %o0
897 add %l1, %g6, %o1
898 add %l2, %g6, %o2
899 add %l3, %g6, %o3
900 add %l4, %g6, %o4
901 add %l5, %g6, %o5
902 add %l6, %g6, %o6
903 add %l7, %g6, %o7
904
905 ! cause wrb
906 stx %g2, [%o0]
907 stx %g2, [%o1]
908 stx %g2, [%o2]
909 stx %g2, [%o3]
910 stx %g2, [%o4]
911 stx %g2, [%o5]
912 stx %g2, [%o6]
913 stx %g2, [%o7]
914
915 add %l0, %g1, %l0
916 add %l1, %g1, %l1
917 add %l2, %g1, %l2
918 add %l3, %g1, %l3
919 add %l4, %g1, %l4
920 add %l5, %g1, %l5
921 add %l6, %g1, %l6
922 add %l7, %g1, %l7
923
924 add %o0, %g1, %o0
925 add %o1, %g1, %o1
926 add %o2, %g1, %o2
927 add %o3, %g1, %o3
928 add %o4, %g1, %o4
929 add %o5, %g1, %o5
930 add %o6, %g1, %o6
931 add %o7, %g1, %o7
932
933 dec %g3
934 brnz %g3, L20_dimm67_rd_wr
935 nop
936
937 /***********************************
938 L2 Bank 1
939 ***********************************/
940main_bank1:
941 nop
942 nop
943
944/********************************
945* DIMM 0, 1
946*********************************/
947L2_1_dimm01_init:
948 setx 0x1111111111110000, %g7, %g5
949
950 setx L2_1_MCU_DM0_BK1, %g7, %o0
951 setx L2_1_MCU_DM0_BK3, %g7, %o1
952 setx L2_1_MCU_DM0_BK5, %g7, %o2
953 setx L2_1_MCU_DM0_BK7, %g7, %o3
954
955 setx L2_1_MCU_DM1_BK1, %g7, %o4
956 setx L2_1_MCU_DM1_BK3, %g7, %o5
957 setx L2_1_MCU_DM1_BK5, %g7, %o6
958 setx L2_1_MCU_DM1_BK7, %g7, %o7
959
960 ! to make the addr unique for each thread in PA[28] and up
961 add %o0, %g4, %l0
962 add %o1, %g4, %l1
963 add %o2, %g4, %l2
964 add %o3, %g4, %l3
965 add %o4, %g4, %l4
966 add %o5, %g4, %l5
967 add %o6, %g4, %l6
968 add %o7, %g4, %l7
969
970 setx 0xabcdef1234, %g7, %g2
971 mov 0x1, %g1
972 sllx %g1, 22, %g6
973
974 mov 0x1, %g7
975 sllx %g7, 12, %g1
976 set 0x2, %g3
977
978L2_1_dimm01_rd_wr:
979 stx %g5, [%l0]
980 stx %g5, [%l1]
981 stx %g5, [%l2]
982 stx %g5, [%l3]
983 stx %g5, [%l4]
984 stx %g5, [%l5]
985 stx %g5, [%l6]
986 stx %g5, [%l7]
987
988 add %l0, %g6, %o0
989 add %l1, %g6, %o1
990 add %l2, %g6, %o2
991 add %l3, %g6, %o3
992 add %l4, %g6, %o4
993 add %l5, %g6, %o5
994 add %l6, %g6, %o6
995 add %l7, %g6, %o7
996
997 ! cause wrb
998 stx %g2, [%o0]
999 stx %g2, [%o1]
1000 stx %g2, [%o2]
1001 stx %g2, [%o3]
1002 stx %g2, [%o4]
1003 stx %g2, [%o5]
1004 stx %g2, [%o6]
1005 stx %g2, [%o7]
1006
1007 add %l0, %g1, %l0
1008 add %l1, %g1, %l1
1009 add %l2, %g1, %l2
1010 add %l3, %g1, %l3
1011 add %l4, %g1, %l4
1012 add %l5, %g1, %l5
1013 add %l6, %g1, %l6
1014 add %l7, %g1, %l7
1015
1016 add %o0, %g1, %o0
1017 add %o1, %g1, %o1
1018 add %o2, %g1, %o2
1019 add %o3, %g1, %o3
1020 add %o4, %g1, %o4
1021 add %o5, %g1, %o5
1022 add %o6, %g1, %o6
1023 add %o7, %g1, %o7
1024
1025 dec %g3
1026 brnz %g3, L2_1_dimm01_rd_wr
1027 nop
1028
1029/********************************
1030* DIMM 2, 3
1031*********************************/
1032L2_1_dimm23_init:
1033 setx 0x1111111111110000, %g7, %g5
1034
1035 setx L2_1_MCU_DM0_BK1, %g7, %o0
1036 setx L2_1_MCU_DM0_BK3, %g7, %o1
1037 setx L2_1_MCU_DM0_BK5, %g7, %o2
1038 setx L2_1_MCU_DM0_BK7, %g7, %o3
1039
1040 setx L2_1_MCU_DM1_BK1, %g7, %o4
1041 setx L2_1_MCU_DM1_BK3, %g7, %o5
1042 setx L2_1_MCU_DM1_BK5, %g7, %o6
1043 setx L2_1_MCU_DM1_BK7, %g7, %o7
1044
1045 ! to make the addr unique for each thread in PA[28] and up
1046 add %o0, %g4, %l0
1047 add %o1, %g4, %l1
1048 add %o2, %g4, %l2
1049 add %o3, %g4, %l3
1050 add %o4, %g4, %l4
1051 add %o5, %g4, %l5
1052 add %o6, %g4, %l6
1053 add %o7, %g4, %l7
1054
1055 setx 0xabcdef1234, %g7, %g2
1056 mov 0x1, %g1
1057 sllx %g1, 22, %g6
1058
1059 mov 0x1, %g7
1060 sllx %g7, 12, %g1
1061 set 0x2, %g3
1062
1063L2_1_dimm23_rd_wr:
1064 stx %g5, [%l0]
1065 stx %g5, [%l1]
1066 stx %g5, [%l2]
1067 stx %g5, [%l3]
1068 stx %g5, [%l4]
1069 stx %g5, [%l5]
1070 stx %g5, [%l6]
1071 stx %g5, [%l7]
1072
1073 add %l0, %g6, %o0
1074 add %l1, %g6, %o1
1075 add %l2, %g6, %o2
1076 add %l3, %g6, %o3
1077 add %l4, %g6, %o4
1078 add %l5, %g6, %o5
1079 add %l6, %g6, %o6
1080 add %l7, %g6, %o7
1081
1082 ! cause wrb
1083 stx %g2, [%o0]
1084 stx %g2, [%o1]
1085 stx %g2, [%o2]
1086 stx %g2, [%o3]
1087 stx %g2, [%o4]
1088 stx %g2, [%o5]
1089 stx %g2, [%o6]
1090 stx %g2, [%o7]
1091
1092 add %l0, %g1, %l0
1093 add %l1, %g1, %l1
1094 add %l2, %g1, %l2
1095 add %l3, %g1, %l3
1096 add %l4, %g1, %l4
1097 add %l5, %g1, %l5
1098 add %l6, %g1, %l6
1099 add %l7, %g1, %l7
1100
1101 add %o0, %g1, %o0
1102 add %o1, %g1, %o1
1103 add %o2, %g1, %o2
1104 add %o3, %g1, %o3
1105 add %o4, %g1, %o4
1106 add %o5, %g1, %o5
1107 add %o6, %g1, %o6
1108 add %o7, %g1, %o7
1109
1110 dec %g3
1111 brnz %g3, L2_1_dimm23_rd_wr
1112 nop
1113
1114/********************************
1115* DIMM4, 5
1116*********************************/
1117L2_1_dimm45_init:
1118 setx 0x1111111111110000, %g7, %g5
1119
1120 setx L2_1_MCU_DM0_BK1, %g7, %o0
1121 setx L2_1_MCU_DM0_BK3, %g7, %o1
1122 setx L2_1_MCU_DM0_BK5, %g7, %o2
1123 setx L2_1_MCU_DM0_BK7, %g7, %o3
1124
1125 setx L2_1_MCU_DM1_BK1, %g7, %o4
1126 setx L2_1_MCU_DM1_BK3, %g7, %o5
1127 setx L2_1_MCU_DM1_BK5, %g7, %o6
1128 setx L2_1_MCU_DM1_BK7, %g7, %o7
1129
1130 ! to make the addr unique for each thread in PA[28] and up
1131 add %o0, %g4, %l0
1132 add %o1, %g4, %l1
1133 add %o2, %g4, %l2
1134 add %o3, %g4, %l3
1135 add %o4, %g4, %l4
1136 add %o5, %g4, %l5
1137 add %o6, %g4, %l6
1138 add %o7, %g4, %l7
1139
1140 setx 0xabcdef1234, %g7, %g2
1141 mov 0x1, %g1
1142 sllx %g1, 22, %g6
1143
1144 mov 0x1, %g7
1145 sllx %g7, 12, %g1
1146 set 0x2, %g3
1147
1148L2_1_dimm45_rd_wr:
1149 stx %g5, [%l0]
1150 stx %g5, [%l1]
1151 stx %g5, [%l2]
1152 stx %g5, [%l3]
1153 stx %g5, [%l4]
1154 stx %g5, [%l5]
1155 stx %g5, [%l6]
1156 stx %g5, [%l7]
1157
1158 add %l0, %g6, %o0
1159 add %l1, %g6, %o1
1160 add %l2, %g6, %o2
1161 add %l3, %g6, %o3
1162 add %l4, %g6, %o4
1163 add %l5, %g6, %o5
1164 add %l6, %g6, %o6
1165 add %l7, %g6, %o7
1166
1167 ! cause wrb
1168 stx %g2, [%o0]
1169 stx %g2, [%o1]
1170 stx %g2, [%o2]
1171 stx %g2, [%o3]
1172 stx %g2, [%o4]
1173 stx %g2, [%o5]
1174 stx %g2, [%o6]
1175 stx %g2, [%o7]
1176
1177 add %l0, %g1, %l0
1178 add %l1, %g1, %l1
1179 add %l2, %g1, %l2
1180 add %l3, %g1, %l3
1181 add %l4, %g1, %l4
1182 add %l5, %g1, %l5
1183 add %l6, %g1, %l6
1184 add %l7, %g1, %l7
1185
1186 add %o0, %g1, %o0
1187 add %o1, %g1, %o1
1188 add %o2, %g1, %o2
1189 add %o3, %g1, %o3
1190 add %o4, %g1, %o4
1191 add %o5, %g1, %o5
1192 add %o6, %g1, %o6
1193 add %o7, %g1, %o7
1194
1195 dec %g3
1196 brnz %g3, L2_1_dimm45_rd_wr
1197 nop
1198
1199/********************************
1200* DIMM 6, 7
1201*********************************/
1202L2_1_dimm67_init:
1203 setx 0x1111111111110000, %g7, %g5
1204
1205 setx L2_1_MCU_DM0_BK1, %g7, %o0
1206 setx L2_1_MCU_DM0_BK3, %g7, %o1
1207 setx L2_1_MCU_DM0_BK5, %g7, %o2
1208 setx L2_1_MCU_DM0_BK7, %g7, %o3
1209
1210 setx L2_1_MCU_DM1_BK1, %g7, %o4
1211 setx L2_1_MCU_DM1_BK3, %g7, %o5
1212 setx L2_1_MCU_DM1_BK5, %g7, %o6
1213 setx L2_1_MCU_DM1_BK7, %g7, %o7
1214
1215 ! to make the addr unique for each thread in PA[28] and up
1216 add %o0, %g4, %l0
1217 add %o1, %g4, %l1
1218 add %o2, %g4, %l2
1219 add %o3, %g4, %l3
1220 add %o4, %g4, %l4
1221 add %o5, %g4, %l5
1222 add %o6, %g4, %l6
1223 add %o7, %g4, %l7
1224
1225 setx 0xabcdef1234, %g7, %g2
1226 mov 0x1, %g1
1227 sllx %g1, 22, %g6
1228
1229 mov 0x1, %g7
1230 sllx %g7, 12, %g1
1231 set 0x2, %g3
1232
1233L2_1_dimm67_rd_wr:
1234 stx %g5, [%l0]
1235 stx %g5, [%l1]
1236 stx %g5, [%l2]
1237 stx %g5, [%l3]
1238 stx %g5, [%l4]
1239 stx %g5, [%l5]
1240 stx %g5, [%l6]
1241 stx %g5, [%l7]
1242
1243 add %l0, %g6, %o0
1244 add %l1, %g6, %o1
1245 add %l2, %g6, %o2
1246 add %l3, %g6, %o3
1247 add %l4, %g6, %o4
1248 add %l5, %g6, %o5
1249 add %l6, %g6, %o6
1250 add %l7, %g6, %o7
1251
1252 ! cause wrb
1253 stx %g2, [%o0]
1254 stx %g2, [%o1]
1255 stx %g2, [%o2]
1256 stx %g2, [%o3]
1257 stx %g2, [%o4]
1258 stx %g2, [%o5]
1259 stx %g2, [%o6]
1260 stx %g2, [%o7]
1261
1262
1263 add %l0, %g1, %l0
1264 add %l1, %g1, %l1
1265 add %l2, %g1, %l2
1266 add %l3, %g1, %l3
1267 add %l4, %g1, %l4
1268 add %l5, %g1, %l5
1269 add %l6, %g1, %l6
1270 add %l7, %g1, %l7
1271
1272 add %o0, %g1, %o0
1273 add %o1, %g1, %o1
1274 add %o2, %g1, %o2
1275 add %o3, %g1, %o3
1276 add %o4, %g1, %o4
1277 add %o5, %g1, %o5
1278 add %o6, %g1, %o6
1279 add %o7, %g1, %o7
1280
1281 dec %g3
1282 brnz %g3, L2_1_dimm67_rd_wr
1283 nop
1284
1285/******************************************************
1286 * Exit code
1287 *******************************************************/
1288
1289test_passed:
1290EXIT_GOOD
1291
1292test_failed:
1293EXIT_BAD
1294