Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / env / common / coverage / siu / siu_defines.vrhpal
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: siu_defines.vrhpal
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35#define L2_SIO_RDD_B2B_DELAY 5'b10010 //18
36#define L2_SIO_WR_B2B_DELAY 5'b01010 //10
37
38#define SII_L2_RDD_B2B_DELAY 5'b00101 //5
39#define SII_L2_WRI_B2B_DELAY 5'b10011 //19
40#define SII_L2_WR8_B2B_DELAY 5'b00100 //4
41
42#define SIO_NIU_RDD_B2B_DELAY 5'b00101 //5
43#define SIO_NIU_WRI_B2B_DELAY 5'b00001 //1
44
45#define NIU_SII_RDD_B2B_DELAY 5'b00001 //1
46#define NIU_SII_WR_B2B_DELAY 5'b00101 //5
47
48#define SIO_DMU_RDD_B2B_DELAY 5'b00101 //5
49
50#define DMU_SII_RDD_B2B_DELAY 5'b00001 //1
51#define DMU_SII_WR_B2B_DELAY 5'b00101 //5
52
53