Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / env / common / verilog / err_random / L2_RST.v
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: L2_RST.v
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35module L2_RST();
36
37//parameter DELAY = 15744276;
38parameter DELAY = 12638748;
39
40//--------------------------------------------------------------------------------------
41// Enable/Disable support : MAQ
42//--------------------------------------------------------------------------------------
43
44wire L2_INT_RST = `TOP.flush_reset_complete;
45
46// MAQ :reg L2_INT_RST;
47//--------------------------------------------------------------------------------------
48wire [23:0] err_cnt,cpx_pkt,desr_cnt;
49
50l2err_ccm l2err_ccm(L2_INT_RST,err_cnt); // Data Array CE Err injector, only bank0
51l2err_checker l2err_checker(L2_INT_RST,cpx_pkt,desr_cnt);
52l2err_scrbrd l2err_scrbrd(cpx_pkt,desr_cnt,err_cnt);
53TagArray TagArray(L2_INT_RST); //TAG Array CE err injector
54vuaderr vuaderr(L2_INT_RST); // VUAD CE Err injector
55l2ue_errinj l2ue_errinj(L2_INT_RST,err_cnt); // UE Err Injector. all banks
56
57
58// MAQ :
59// MAQ :initial
60// MAQ :begin
61// MAQ :
62// MAQ :L2_INT_RST = 0;
63// MAQ :forever #(DELAY) L2_INT_RST = 1;
64// MAQ :
65// MAQ :end
66
67
68endmodule
69