Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / diag / assembly / arch / error / l2 / n2_err_L2_LVC_cecc.s
/*
* ========== Copyright Header Begin ==========================================
*
* OpenSPARC T2 Processor File: n2_err_L2_LVC_cecc.s
* Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
* 4150 Network Circle, Santa Clara, California 95054, U.S.A.
*
* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
*
* This program is free software; you can redistribute it and/or modify
* it under the terms of the GNU General Public License as published by
* the Free Software Foundation; version 2 of the License.
*
* This program is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
* GNU General Public License for more details.
*
* You should have received a copy of the GNU General Public License
* along with this program; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
*
* For the avoidance of doubt, and except that if any non-GPL license
* choice is available it will apply instead, Sun elects to use only
* the General Public License version 2 (GPLv2) at this time for any
* software where a choice of GPL license versions is made
* available with the language indicating that GPLv2 or any later version
* may be used, or where a choice of which version of the GPL is applied is
* otherwise unspecified.
*
* Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
* CA 95054 USA or visit www.sun.com if you need additional information or
* have any questions.
*
*
* ========== Copyright Header End ============================================
*/
#define MAIN_PAGE_HV_ALSO
#define L2_ENTRY_PA 0x517590000
#define TEST_DATA 0x555555555555555
#define L2_ES_W1C_VALUE 0xc03ffff800000000
#define L2ES_LVC 34
#include "hboot.s"
#include "asi_s.h"
#include "err_defines.h"
.text
.global main
main:
! Boot code does not provide TLB translation for IO address space
ta T_CHANGE_HPRIV
setx L2_ES_W1C_VALUE, %l0, %g4
! Now access L2 control and status registers
disable_l1:
ldxa [%g0] ASI_LSU_CONTROL, %l0
! Remove the lower 2 bits (I-Cache and D-Cache enables)
andn %l0, 0x3, %l0
stxa %l0, [%g0] ASI_LSU_CONTROL
! Write 1 to clear L2 Error status registers
clear_l2_ESR:
setx L2ES_PA0, %l3, %l4
stx %g4, [%l4]
nop
set_L2_Directly_Mapped_Mode:
setx L2CS_PA0, %l6, %g1
mov 0x2, %l0
stx %l0, [%g1]
store_to_L2_way0:
setx TEST_DATA, %l0, %g5
setx 0x2200aa00, %l0, %g1
stx %g5, [%g1]
stx %g5, [%g1+8]
membar #Sync
generate_VD_addr:
! Generate L2 VD Diag read address
! Addressing: [39:32] See PRM, [22] 1 for V/D, [17:8] set, [7:6] bank, [2:0] = 0
setx 0x3ffc0, %l0, %l2 ! Mask for extracting [17:6]
and %g1, %l2, %l7
mov 0xb6, %l0
sllx %l0, 32, %l0 ! Bits [39:32]
or %l7, %l0, %l7
mov 0x1, %l0
sllx %l0, 22, %l0 ! Bit [22]
or %l7, %l0, %l7
read_l2_VD_diag:
ldx [%l7], %l6
! Now confirm it is stored to way 0
setx 0xffff, %l0, %l2 ! Mask for [16:0]
and %l6, %l2, %l6 ! Valid bits at [31:16]
clr %g2 ! %g2 will store the "way"
! Direct comparison - avoid loops to save run time
cmp %l6, 0x1
bne test_fail
nop
way_found:
! Read L2 Data Diag - %g2 has the "way"
! Addressing: [39:32] See PRM, [22] odd/even word, [21:18] way, [17:8] set, [7:6] bank, [5:3] D-word, [2:0] = 0
setx 0x3fff8, %l0, %l2 ! Mask for extracting [17:3]
and %g1, %l2, %g5
sllx %g2, 18, %l0 ! Position Way
or %g5, %l0, %g5
mov 0xa3, %l0
sllx %l0, 32, %l0 ! Bits [39:32]
or %g5, %l0, %g5 ! %g5 has L2 Data Diag addressing
read_l2_data_diag:
ldx [%g5], %g6
! Flip one bit from the data field
xor %g6, 0x80, %g6 ! save on %g6 for future reference
write_back_with_error:
stx %g6, [%g5]
! Now set allocate bits for all other 15 ways (to ensure a write-back later)
set_allocate:
mov 0x1, %l0
sllx %l0, 22, %l1 ! L2_VD and L2_UA addressing differ on bit 22
xor %l7, %l1, %l7 ! change %l7 from L2_VD to L2_UA address
read_l2_UA_diag:
ldx [%l7], %l6
sllx %l0, %g2, %l1 ! Shift "way" into its bit position
not %l1
setx 0xffff,%l5, %g2
and %l1, %g2 , %l1 ! Allocate bits on [15:0]
or %l6, %l1, %l6 ! Write 1 to all other 15 ways' allocate bits
! also need to set ECC bits for Allocate bits (Bits [38:32])
set_ECC_Allocate:
mov 0x7f, %l0
sllx %l0, 32, %l0
xor %l6, %l0, %l1
or %l6, %l1, %l6
write_l2_UA_diag:
stx %l6, [%l7]
! Now do another store with the same index but different tag - to force a Write-Back
error_address:
mov 0x1, %l0
sllx %l0, 28, %l0
xor %g1, %l0, %l1 ! Flip bit 28 of previous L2 entry PA
! This should cause L2 LDWC (bit 51)
store_to_L2_with_error:
st %g3, [%l1]
membar #Sync
enable_l1:
ldxa [%g0] ASI_LSU_CONTROL, %l0
or %l0, 0x3, %l0
stxa %l0, [%g0] ASI_LSU_CONTROL
! Compute expected value of L2 error status register
compute_expected_L2_ESR:
mov 0x1, %l1
sllx %l1, L2ES_LVC, %l0
sllx %l1, L2ES_VEC, %l3 ! VEC bit
or %l0, %l3, %l0
setx L2ES_PA0, %l2, %l3
check_l2_ESR:
ldx [%l3], %l4
setx 0xff00000000, %l5,%g2
and %l4, %g2, %l4
cmp %l4, %l0
bne %xcc, test_fail
nop
setx L2EA_PA0, %l2, %l3
check_l2_EAR:
ldx [%l3], %l4
! Error address is the physical address of the cache line (PA[5:0] 0)
! comparison to be added
andn %g1, 0x3f, %l1
nop
ba test_pass
nop
/*******************************************************
* Exit code
*******************************************************/
test_pass:
ta T_GOOD_TRAP
test_fail:
ta T_BAD_TRAP