Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / spc / lsu / synopsys / script / user_cfg.scr
# ========== Copyright Header Begin ==========================================
#
# OpenSPARC T2 Processor File: user_cfg.scr
# Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
# 4150 Network Circle, Santa Clara, California 95054, U.S.A.
#
# * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; version 2 of the License.
#
# This program is distributed in the hope that it will be useful,
# but WITHOUT ANY WARRANTY; without even the implied warranty of
# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
# GNU General Public License for more details.
#
# You should have received a copy of the GNU General Public License
# along with this program; if not, write to the Free Software
# Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
#
# For the avoidance of doubt, and except that if any non-GPL license
# choice is available it will apply instead, Sun elects to use only
# the General Public License version 2 (GPLv2) at this time for any
# software where a choice of GPL license versions is made
# available with the language indicating that GPLv2 or any later version
# may be used, or where a choice of which version of the GPL is applied is
# otherwise unspecified.
#
# Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
# CA 95054 USA or visit www.sun.com if you need additional information or
# have any questions.
#
# ========== Copyright Header End ============================================
source -echo -verbose $dv_root/design/sys/synopsys/script/project_sparc_cfg.scr
set rtl_files {\
libs/cl/cl_rtl_ext.v
libs/cl/cl_a1/cl_a1.behV
libs/cl/cl_u1/cl_u1.behV
libs/cl/cl_dp1/cl_dp1.behV
libs/cl/cl_sc1/cl_sc1.behV
libs/cl/cl_u1lvt/cl_u1lvt.behV
libs/cl/cl_mc1/cl_mc1.v
libs/n2sram/dp/n2_dva_dp_32x32_cust_l/n2_dva_dp_32x32_cust/rtl/n2_dva_dp_32x32_cust.v
libs/tisram/core/n2_dca_sp_9kb_cust_l/n2_dca_sp_9kb_cust/rtl/n2_dca_sp_9kb_cust.v
libs/n2sram/compiler/physical/n2_com_dp_32x152_cust_l/n2_com_dp_32x152_cust/rtl/n2_com_dp_32x152_cust.v
libs/n2sram/cams/n2_stb_cm_64x45_cust_l/n2_stb_cm_64x45_cust/rtl/n2_stb_cm_64x45_cust.v
libs/n2sram/compiler/physical/n2_com_dp_64x84_cust_l/n2_com_dp_64x84_cust/rtl/n2_com_dp_64x84_cust.v
libs/n2sram/tlbs/n2_tlb_tl_128x59_cust_l/n2_tlb_tl_128x59_cust/rtl/n2_tlb_tl_128x59_cust.v
libs/tisram/core/n2_dta_sp_1920b_cust_l/n2_dta_sp_1920b_cust/rtl/n2_dta_sp_1920b_cust.v
libs/rtl/n2_efuhdr1_ctl.v
design/sys/iop/spc/lsu/rtl/lsu.v
design/sys/iop/spc/lsu/rtl/lsu_adc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_arc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_ard_dp.v
design/sys/iop/spc/lsu/rtl/lsu_asc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_asd_dp.v
design/sys/iop/spc/lsu/rtl/lsu_cic_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_cid_dp.v
design/sys/iop/spc/lsu/rtl/lsu_dac_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_dcc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_dcd_dp.v
design/sys/iop/spc/lsu/rtl/lsu_dcp_dp.v
design/sys/iop/spc/lsu/rtl/lsu_dcs_dp.v
design/sys/iop/spc/lsu/rtl/lsu_lmc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_lmd_dp.v
design/sys/iop/spc/lsu/rtl/lsu_lru8_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_pic_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_pid_dp.v
design/sys/iop/spc/lsu/rtl/lsu_red_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_rep_dp.v
design/sys/iop/spc/lsu/rtl/lsu_sbc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_sbd_dp.v
design/sys/iop/spc/lsu/rtl/lsu_sbs_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_sec_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_sed_dp.v
design/sys/iop/spc/lsu/rtl/lsu_spd_dp.v
design/sys/iop/spc/lsu/rtl/lsu_tgc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_tgd_dp.v
design/sys/iop/spc/lsu/rtl/lsu_tlc_ctl.v
design/sys/iop/spc/lsu/rtl/lsu_tld_dp.v
}
set link_library [concat $link_library \
dw_foundation.sldb \
]
set mix_files {}
set top_module lsu
set include_paths {\
}
set black_box_libs {}
set black_box_designs {}
set mem_libs {}
set dont_touch_modules {\
}
set compile_effort "medium"
set compile_flatten_all 1
set compile_no_new_cells_at_top_level false
set default_clk l2clk
set default_clk_freq 1400
set default_setup_skew 0.0
set default_hold_skew 0.0
set default_clk_transition 0.05
set clk_list { \
{ l2clk 1400.0 0.000 0.000 0.05} \
}
set ideal_net_list {}
set false_path_list {}
set enforce_input_fanout_one 0
set allow_outport_drive_innodes 1
set skip_scan 0
set add_lockup_latch false
set chain_count 1
set scanin_port_list {}
set scanout_port_list {}
set scanenable_port global_shift_enable
set has_test_stub 1
set scanenable_pin test_stub_no_bist/se
set long_chain_so_0_net long_chain_so_0
set short_chain_so_0_net short_chain_so_0
set so_0_net so_0
set insert_extra_lockup_latch 0
set extra_lockup_latch_clk_list {}