Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / env / cmp / cmp.flist
// ========== Copyright Header Begin ==========================================
//
// OpenSPARC T2 Processor File: cmp.flist
// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
//
// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
//
// This program is free software; you can redistribute it and/or modify
// it under the terms of the GNU General Public License as published by
// the Free Software Foundation; version 2 of the License.
//
// This program is distributed in the hope that it will be useful,
// but WITHOUT ANY WARRANTY; without even the implied warranty of
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
// GNU General Public License for more details.
//
// You should have received a copy of the GNU General Public License
// along with this program; if not, write to the Free Software
// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
//
// For the avoidance of doubt, and except that if any non-GPL license
// choice is available it will apply instead, Sun elects to use only
// the General Public License version 2 (GPLv2) at this time for any
// software where a choice of GPL license versions is made
// available with the language indicating that GPLv2 or any later version
// may be used, or where a choice of which version of the GPL is applied is
// otherwise unspecified.
//
// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
// CA 95054 USA or visit www.sun.com if you need additional information or
// have any questions.
//
// ========== Copyright Header End ============================================
// Testbench Files for cmp Bench
+define+OPENSPARC_CMP+
+incdir++
+incdir+../common/verilog/checkers+
+incdir+../common/verilog/misc+
+incdir+../common/coverage+
+libext+.v+
cmp_top.v
verif_args.v
-y ../../../libs/analog/n2_esd_core_cust_l/n2_esd_core_cust/rtl
-y ../../../libs/analog/n2_pcmb_cust_l/n2_pcmb_cust/rtl
-y ../../../libs/analog/n2_pcma_cust_l/n2_pcma_cust/rtl
-y ../../../libs/analog/n2_tmpd_cust_l/n2_tmpd_cust/rtl
-y ../../../libs/analog/n2_rng_cust_l/n2_rng_cust/rtl
-y ../../../libs/analog/n2_revid_cust_l/n2_revid_cust/rtl
-y ../../../libs/clk/n2_clk_gl_cust_l/n2_clk_gl_cust/rtl
-y ../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_spc_cmp_cust/rtl
-y ../../../libs/n2sram/mp/n2_frf_mp_256x78_cust_l/n2_frf_mp_256x78_cust/rtl
-y ../../../libs/tisram/core/n2_icd_sp_16p5kb_cust_l/n2_icd_sp_16p5kb_cust/rtl
-y ../../../libs/tisram/core/n2_ict_sp_1920b_cust_l/n2_ict_sp_1920b_cust/rtl
-y ../../../libs/n2sram/dp/n2_dva_dp_32x32_cust_l/n2_dva_dp_32x32_cust/rtl
-y ../../../libs/n2sram/tlbs/n2_tlb_tl_64x59_cust_l/n2_tlb_tl_64x59_cust/rtl
-y ../../../libs/n2sram/mp/n2_irf_mp_128x72_cust_l/n2_irf_mp_128x72_cust/rtl
-y ../../../libs/rtl
-y ../../../libs/n2sram/compiler/physical/n2_com_dp_32x152_cust_l/n2_com_dp_32x152_cust/rtl
-y ../../../libs/n2sram/compiler/physical/n2_com_dp_32x72_cust_l/n2_com_dp_32x72_cust/rtl
-y ../../../libs/tisram/core/n2_dca_sp_9kb_cust_l/n2_dca_sp_9kb_cust/rtl
-y ../../../libs/tisram/core/n2_dta_sp_1920b_cust_l/n2_dta_sp_1920b_cust/rtl
-y ../../../libs/n2sram/tlbs/n2_tlb_tl_128x59_cust_l/n2_tlb_tl_128x59_cust/rtl
-y ../../../libs/n2sram/cams/n2_stb_cm_64x45_cust_l/n2_stb_cm_64x45_cust/rtl
-y ../../../libs/n2sram/dp/n2_arf_dp_16x128_cust_l/n2_arf_dp_16x128_cust/rtl
-y ../../../libs/n2sram/compiler/physical/n2_com_dp_64x84_cust_l/n2_com_dp_64x84_cust/rtl
-y ../../../libs/n2sram/mp/n2_mam_mp_160x66_cust_l/n2_mam_mp_160x66_cust/rtl
-y ../../../libs/n2sram/mp/n2_rrf_mp_64x32_cust_l/n2_rrf_mp_64x32_cust/rtl
-y ../../../libs/n2sram/compiler/physical/n2_com_dp_32x84_cust_l/n2_com_dp_32x84_cust/rtl
-y ../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_ccx_cmp_cust/rtl
-y ../../../libs/clk/n2_flop_bank_cust_l/n2_flop_bank_cust/rtl
-y ../../../libs/tisram/soc/n2_l2t_sp_28kb_cust_l/n2_l2t_sp_28kb_cust/rtl
-y ../../../libs/n2sram/dp/n2_l2t_dp_32x128_cust_l/n2_l2t_dp_32x128_cust/rtl
-y ../../../libs/n2sram/cams/n2_com_cm_32x40_cust_l/n2_com_cm_32x40_cust/rtl
-y ../../../libs/n2sram/cams/n2_com_cm_8x40_cust_l/n2_com_cm_8x40_cust/rtl
-y ../../../libs/n2sram/dp/n2_l2t_dp_16x160_cust_l/n2_l2t_dp_16x160_cust/rtl
-y ../../../libs/n2sram/dp/n2_l2t_dp_32x160_cust_l/n2_l2t_dp_32x160_cust/rtl
-y ../../../libs/n2sram/cams/n2_com_cm_64x64_cust_l/n2_com_cm_64x64_cust/rtl
-y ../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_l2t_cmp_cust/rtl
-y ../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_l2b_cmp_cust/rtl
-v ../../../libs/analog/n2_core_pll_cust_l/n2_core_pll_cust/rtl/n2_core_pll_cust.v
../common/verilog/misc/l2_scrub.v
../../../design/sys/iop/cpu/rtl/cpu.v
../../../libs/tisram/soc/n2_l2d_sp_512kb_cust_l/n2_l2d_sp_512kb_cust/rtl/n2_l2d_sp_512kb_cust.v
$DV_ROOT/libs/clk/rtl/clkgen_spc_cmp.v
$DV_ROOT/libs/clk/rtl/clkgen_ccx_cmp.v
$DV_ROOT/libs/clk/rtl/clkgen_l2t_cmp.v
$DV_ROOT/libs/clk/rtl/clkgen_l2b_cmp.v
+incdir+../../../design/sys/iop/cpu/rtl+