<!-- interpreter=xml2reg args='-t' -->
<register name=
"DRAM_FBD_INJ_ERROR_SRC_REG (DRAM_FBD_INJ_ERROR_SRC_REG)">
<class_name>N2_DramFbdInjectedErrSrcReg
</class_name>
<submodule>N2
</submodule>
DRAM FBD Injected Error Source Register. When the NCU siganls the MCU
to inject an error, this register determines into which error
detection logic the error will be injected.
TABLE
12-
38 shows the format of the DRAM FDB Injected Error Source
Register. TABLE
12-
38 FBD Error Syndrome Register - DRAM_FBD_INJ_ERROR_SRC_REG (
0x84-
0000-
0c08) (Count
4 Step
4096)
<base_address>0x8400000c08ULL
</base_address>
static const uint_t CRC_ERROR =
0;
static const uint_t ALERT_FRAME_ERROR =
1;
static const uint_t ALERT_ASSERTED =
2;
static const uint_t STATUS_FRAME_PARITY_ERROR =
3;
<start_offset>2</start_offset>
<end_offset>62</end_offset>
<initial_value>0</initial_value>
<protection>RO
</protection>
<field_type>ZERO
</field_type>
<field name=
"ERRORSOURCE">
<start_offset>0</start_offset>
<end_offset>1</end_offset>
<initial_value>0</initial_value>
<protection>RW
</protection>
<field_type>NORMAL
</field_type>
3: Status Frame Parity Error