Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / dmu / rtl / dmu_mmu_qcb_qgc.v
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: dmu_mmu_qcb_qgc.v
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35module dmu_mmu_qcb_qgc
36 (
37 clk, // clock
38 rst_l, // reset
39 enq, // enqueue
40 deq, // dequeue
41 ld, // load
42 ds, // data select
43 vld // valid bits
44 );
45
46// ----------------------------------------------------------------------------
47// Parameters
48// ----------------------------------------------------------------------------
49 parameter QD = 4; // queue depth
50
51// ----------------------------------------------------------------------------
52// Ports
53// ----------------------------------------------------------------------------
54 input clk;
55 input rst_l;
56
57 input enq;
58 input deq;
59
60 output [QD-1:0] ld;
61 output [QD-2:0] ds;
62 output [QD-1:0] vld;
63
64// ----------------------------------------------------------------------------
65// Variables
66// ----------------------------------------------------------------------------
67 reg [QD-1:0] ld;
68 reg [QD-2:0] ds;
69 reg [QD-1:0] vld, nxt_vld;
70
71 integer i;
72
73// ----------------------------------------------------------------------------
74// Zero In Checkers
75// ----------------------------------------------------------------------------
76
77 // 0in fifo -enq enq -deq deq -depth QD
78
79// ----------------------------------------------------------------------------
80// Combinational
81// ----------------------------------------------------------------------------
82 always @ (rst_l or enq or deq or vld) begin
83 case ({enq, deq})
84 2'b00 : ld = ~{ QD { rst_l } };
85 2'b01 : ld = vld;
86 2'b10 : ld = ~vld;
87 2'b11 : ld = vld;
88 endcase
89 end
90
91 always @ (vld) begin
92 for (i = 0; i < QD - 1; i = i + 1) ds[i] = vld[i+1];
93 end
94
95 always @ (enq or deq or vld) begin
96 case ({enq, deq})
97 2'b00 : nxt_vld = vld;
98 2'b01 : nxt_vld = { 1'b0, vld[QD-1:1] };
99 2'b10 : nxt_vld = { vld[QD-2:0], 1'b1 };
100 2'b11 : nxt_vld = vld;
101 endcase
102 end
103
104// ----------------------------------------------------------------------------
105// Sequential
106// ----------------------------------------------------------------------------
107 always @ (posedge clk) begin
108 if (!rst_l) begin
109 vld <= 0;
110 end
111 else begin
112 vld <= nxt_vld;
113 end
114 end
115
116endmodule // dmu_mmu_qcb_qgc