Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / env / ilu_peu / denali_pcie_root_complex_monitor.v
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: denali_pcie_root_complex_monitor.v
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35`timescale 10fs/10fs
36
37module denali_pcie_root_complex_monitor (
38 TX,
39 TX_,
40 RX,
41 RX_,
42 CLK_TX,
43 CLK_RX,
44 PERST_
45);
46 parameter linkWidth = 8;
47
48 // the DV_ROOT gets replaced by GNUmakefile
49 // parameter interface_soma = "$DV_ROOT/verif/env/fnx/vlib/FNXPCIEXactor/sim/soma_default.spc";
50 // parameter interface_soma = "$DV_ROOT/verif/env/ilu_peu/soma_fastlink_root_monitor.spc";
51 parameter interface_soma = {"$DV_ROOT/verif/env/ilu_peu/soma_root.spc"};
52
53 parameter init_file = "";
54
55 input [(linkWidth-1):0] TX;
56 input [(linkWidth-1):0] TX_;
57 input [(linkWidth-1):0] RX;
58 input [(linkWidth-1):0] RX_;
59 input PERST_;
60 inout CLK_TX;
61 reg den_CLK_TX;
62 assign CLK_TX = den_CLK_TX;
63 inout CLK_RX;
64 reg den_CLK_RX;
65 assign CLK_RX = den_CLK_RX;
66
67
68
69initial begin
70 $pcie_access(TX,TX_,RX,RX_,PERST_,CLK_TX,den_CLK_TX,CLK_RX,den_CLK_RX);
71end
72
73endmodule
74
75`timescale 1ps/1ps
76