Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / env / niu / niu.flist
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: niu.flist
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35//
36// cdmspp_flist created Mon Nov 28 21:28:51 PST 2005
37//
38+libext+.bv+.v+.h
39+incdir+../../../design/sys/iop/niu/rtl
40+incdir+../../../design/sys/iop/niu/rtl
41+incdir+../../../design/sys/iop/niu/rtl
42+incdir+../../../design/sys/iop/niu/rtl
43+incdir+../../../design/sys/iop/niu/rtl
44+incdir+../../../design/sys/iop/niu/rtl
45+incdir+../../../design/sys/iop/niu/rtl
46+incdir+../../../design/sys/iop/niu/rtl
47+incdir+../../../design/sys/iop/niu/rtl
48+incdir+../../../design/sys/iop/niu/rtl
49+incdir+../../../design/sys/iop/niu/rtl
50+incdir+../../../design/sys/iop/niu/rtl
51+incdir+../../../design/sys/iop/niu/rtl
52+incdir+../../../design/sys/iop/niu/rtl
53+incdir+../../../design/sys/iop/niu/rtl
54+incdir+../../../verif/env/niu/verilog
55// clk-header files
56-v ../../../libs/clk/n2_clk_clstr_hdr_cust_l/n2_clk_clstr_hdr_cust/rtl/n2_clk_clstr_hdr_cust.v
57../../../libs/clk/rtl/clkgen_mac_io.v
58../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_mac_io_cust/rtl/n2_clk_mac_io_cust.v
59../../../libs/clk/rtl/clkgen_rdp_io.v
60../../../libs/clk/rtl/clkgen_rdp_io2x.v
61../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_rdp_io2x_cust/rtl/n2_clk_rdp_io2x_cust.v
62../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_rdp_io_cust/rtl/n2_clk_rdp_io_cust.v
63../../../libs/clk/rtl/clkgen_rtx_io.v
64../../../libs/clk/rtl/clkgen_rtx_io2x.v
65../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_rtx_io2x_cust/rtl/n2_clk_rtx_io2x_cust.v
66../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_rtx_io_cust/rtl/n2_clk_rtx_io_cust.v
67../../../libs/clk/rtl/clkgen_tds_io.v
68../../../libs/clk/rtl/clkgen_tds_io2x.v
69../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_tds_io2x_cust/rtl/n2_clk_tds_io2x_cust.v
70../../../libs/clk/n2_clk_pgrid_cust_l/n2_clk_tds_io_cust/rtl/n2_clk_tds_io_cust.v
71-v ../../../design/sys/iop/niu/rtl/mac_dummy_dft.v
72-v ../../../design/sys/iop/niu/rtl/niu_zcp_macros.v
73-v ../../../design/sys/iop/niu/rtl/niu_pio_macros.v
74-y ../../../design/sys/iop/niu/rtl
75-y ../../../design/sys/iop/niu/rtl
76-v ../../../libs/n2sram/compiler/physical/n2_com_dp_128x42s_cust_l/n2_com_dp_128x42s_cust/rtl/n2_com_dp_128x42s_cust.v
77-v ../../../libs/n2sram/compiler/physical/n2_com_dp_32x148s_cust_l/n2_com_dp_32x148s_cust/rtl/n2_com_dp_32x148s_cust.v
78-v ../../../libs/n2sram/compiler/physical/n2_com_dp_64x148s_cust_l/n2_com_dp_64x148s_cust/rtl/n2_com_dp_64x148s_cust.v
79-v ../../../libs/n2sram/cams/n2_niu_tc_128x200s_cust_l/n2_niu_tc_128x200s_cust/rtl/n2_niu_tc_128x200s_cust.v
80-v ../../../libs/n2sram/dp/n2_niu_dp_1024x152s_cust_l/n2_niu_dp_1024x152s_cust/rtl/n2_niu_dp_1024x152s_cust.v
81-v ../../../libs/n2sram/dp/n2_niu_dp_256x152s_cust_l/n2_niu_dp_256x152s_cust/rtl/n2_niu_dp_256x152s_cust.v
82-v ../../../libs/n2sram/dp/n2_niu_dp_512x152s_cust_l/n2_niu_dp_512x152s_cust/rtl/n2_niu_dp_512x152s_cust.v
83-v ../../../libs/n2sram/sp/n2_niu_sp_4096x9s_cust_l/n2_niu_sp_4096x9s_cust/rtl/n2_niu_sp_4096x9s_cust.v
84// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/sparse_mem_model/niu_mem_tasks.v
85// niu_gen_cdmspp_flist excludes ../../../design/sys/iop/niu/rtl/timescale.v
86../../../design/sys/iop/niu/rtl/niu_cam_128x200.v
87../../../design/sys/iop/niu/rtl/niu.h
88// niu_gen_cdmspp_flist excludes ../../../design/sys/iop/niu/rtl/niu_cpu.v
89// niu_gen_cdmspp_flist excludes ../../../design/common/rtl/debug.v
90// niu_gen_cdmspp_flist excludes ../../../design/sys/iop/niu/rtl/debug.v
91../../../design/sys/iop/niu/rtl/niu_txc_reg_defines.h
92../../../design/sys/iop/niu/rtl/txc_defines.h
93../../../design/sys/iop/niu/rtl/niu_txc_dataFetch.v
94../../../design/sys/iop/niu/rtl/niu_txc_portRequest.v
95../../../design/sys/iop/niu/rtl/niu_txc_drr_arbiter.v
96../../../design/sys/iop/niu/rtl/niu_txc_drr_engine.v
97../../../design/sys/iop/niu/rtl/niu_txc_drr_context.v
98../../../design/sys/iop/niu/rtl/niu_txc_mac_transfer.v
99../../../design/sys/iop/niu/rtl/niu_txc_packetAssy.v
100../../../design/sys/iop/niu/rtl/niu_txc_reAligner.v
101../../../design/sys/iop/niu/rtl/niu_txc_packetEngine.v
102../../../design/sys/iop/niu/rtl/niu_txc_dmaRegisters.v
103../../../design/sys/iop/niu/rtl/niu_txc_portRegisters.v
104../../../design/sys/iop/niu/rtl/niu_txc_RegisterControl.v
105../../../design/sys/iop/niu/rtl/niu_txc_ControlRegs.v
106../../../design/sys/iop/niu/rtl/niu_txc_Reset.v
107../../../design/sys/iop/niu/rtl/niu_txc_debug.v
108../../../design/sys/iop/niu/rtl/niu_txc_ecc_correct.v
109../../../design/sys/iop/niu/rtl/niu_txc_ecc_syndrome.v
110../../../design/sys/iop/niu/rtl/niu_txc_ecc_generate.v
111../../../design/sys/iop/niu/rtl/niu_txc_ecc_engine.v
112../../../design/sys/iop/niu/rtl/niu_txc_tdmc_context.v
113../../../design/sys/iop/niu/rtl/niu_txc_tdmc_error.v
114../../../design/sys/iop/niu/rtl/niu_txc_tdmc_ifc.v
115../../../design/sys/iop/niu/rtl/niu_txc_meta_resp_ifc.v
116../../../design/sys/iop/niu/rtl/niu_txc_mac_ifc.v
117../../../design/sys/iop/niu/rtl/niu_txc.v
118../../../design/sys/iop/niu/rtl/niu_ipp_sum_lib.h
119../../../design/sys/iop/niu/rtl/niu_ipp.h
120../../../design/sys/iop/niu/rtl/niu_zcp.h
121../../../design/sys/iop/niu/rtl/fflp.h
122../../../design/sys/iop/niu/rtl/niu_rxc.v
123../../../design/sys/iop/niu/rtl/niu_ipp_top.v
124../../../design/sys/iop/niu/rtl/niu_ipp_sum_lib.v
125../../../design/sys/iop/niu/rtl/niu_ipp_sum_ctrl.v
126../../../design/sys/iop/niu/rtl/niu_ipp_sum_data.v
127../../../design/sys/iop/niu/rtl/niu_ipp_sum_unit.v
128../../../design/sys/iop/niu/rtl/niu_ipp_lib.v
129../../../design/sys/iop/niu/rtl/niu_ipp_load.v
130../../../design/sys/iop/niu/rtl/niu_ipp_unload_dat.v
131../../../design/sys/iop/niu/rtl/niu_ipp_hdr_fifo.v
132../../../design/sys/iop/niu/rtl/niu_ipp_pkt_dsc.v
133../../../design/sys/iop/niu/rtl/niu_ipp_ffl_arbiter.v
134../../../design/sys/iop/niu/rtl/niu_ipp_slv.v
135../../../design/sys/iop/niu/rtl/niu_ipp_dat_fifo_1ke.v
136../../../design/sys/iop/niu/rtl/niu_ipp_unload_ctl_1ke.v
137../../../design/sys/iop/niu/rtl/niu_ipp_1ke.v
138../../../design/sys/iop/niu/rtl/niu_ipp_dmc_checker.v
139../../../design/sys/iop/niu/rtl/niu_zcp.v
140../../../design/sys/iop/niu/rtl/niu_zcp_fflp_intf.v
141../../../design/sys/iop/niu/rtl/niu_zcp_ififo_sm.v
142../../../design/sys/iop/niu/rtl/niu_zcp_ififo.v
143../../../design/sys/iop/niu/rtl/niu_zcp_cfifo8KB.v
144../../../design/sys/iop/niu/rtl/niu_zcp_tt.v
145../../../design/sys/iop/niu/rtl/niu_zcp_tt_sm.v
146../../../design/sys/iop/niu/rtl/niu_zcp_slv.v
147../../../design/sys/iop/niu/rtl/niu_zcp_ram_access_sm.v
148../../../design/sys/iop/niu/rtl/niu_zcp_handle_decoder.v
149../../../design/sys/iop/niu/rtl/niu_zcp_debug.v
150../../../design/sys/iop/niu/rtl/fflp.v
151../../../design/sys/iop/niu/rtl/fflp_hdr_fifo.v
152../../../design/sys/iop/niu/rtl/fflp_flow_fifo.v
153../../../design/sys/iop/niu/rtl/fflp_hdr_dp.v
154../../../design/sys/iop/niu/rtl/fflp_hdr_cntl.v
155../../../design/sys/iop/niu/rtl/fflp_hdr.v
156../../../design/sys/iop/niu/rtl/fflp_cam_sched.v
157../../../design/sys/iop/niu/rtl/fflp_cam_srch_sm.v
158../../../design/sys/iop/niu/rtl/fflp_cam_srch.v
159../../../design/sys/iop/niu/rtl/fflp_ram_cntl.v
160../../../design/sys/iop/niu/rtl/fflp_CRC32_D64.v
161../../../design/sys/iop/niu/rtl/fflp_CRC16_D64.v
162../../../design/sys/iop/niu/rtl/fflp_hash_func.v
163../../../design/sys/iop/niu/rtl/fflp_fwd_mstr.v
164../../../design/sys/iop/niu/rtl/fflp_cam_ram.v
165../../../design/sys/iop/niu/rtl/fflp_fcram_arb.v
166../../../design/sys/iop/niu/rtl/fflp_fcram_fwd_arb.v
167../../../design/sys/iop/niu/rtl/fflp_fcram_sched.v
168../../../design/sys/iop/niu/rtl/fflp_fcram_cntl_sm.v
169../../../design/sys/iop/niu/rtl/fflp_fcram_cntl.v
170../../../design/sys/iop/niu/rtl/fflp_merge_func.v
171../../../design/sys/iop/niu/rtl/fflp_fcram_top.v
172../../../design/sys/iop/niu/rtl/fflp_pio_if.v
173../../../design/sys/iop/niu/rtl/fflp_sync2sys_clk.v
174../../../design/sys/iop/niu/rtl/fflp_sync2fc_clk.v
175../../../design/sys/iop/niu/rtl/niu_tcam.v
176../../../design/sys/iop/niu/rtl/niu_pio.h
177../../../design/sys/iop/niu/rtl/niu_pio.v
178../../../design/sys/iop/niu/rtl/niu_pio_accepted_sm.v
179../../../design/sys/iop/niu/rtl/niu_pio_fifo16d.v
180../../../design/sys/iop/niu/rtl/niu_rw_ctl.v
181../../../design/sys/iop/niu/rtl/niu_pio_regs.v
182../../../design/sys/iop/niu/rtl/niu_pio_slv_decoder.v
183../../../design/sys/iop/niu/rtl/niu_pio_fzc_slv_decoder.v
184../../../design/sys/iop/niu/rtl/niu_pio_vdmc_decoder.v
185../../../design/sys/iop/niu/rtl/niu_pio_ldgim_decoder.v
186../../../design/sys/iop/niu/rtl/niu_pio_ldsv_decoder.v
187../../../design/sys/iop/niu/rtl/niu_pio_imask0_decoder.v
188../../../design/sys/iop/niu/rtl/niu_pio_imask1_decoder.v
189../../../design/sys/iop/niu/rtl/niu_pio_decoder_6to64.v
190../../../design/sys/iop/niu/rtl/niu_pio_rw_sm.v
191../../../design/sys/iop/niu/rtl/niu_pio_ic.v
192../../../design/sys/iop/niu/rtl/niu_pio_ldgn2group.v
193../../../design/sys/iop/niu/rtl/niu_pio_scheduler64.v
194../../../design/sys/iop/niu/rtl/niu_pio_ig_sm.v
195../../../design/sys/iop/niu/rtl/niu_req_mux.v
196../../../design/sys/iop/niu/rtl/niu_daisy_chain.v
197../../../design/sys/iop/niu/rtl/niu_gnt_encoder.v
198../../../design/sys/iop/niu/rtl/niu_pio_debug.v
199../../../design/sys/iop/niu/rtl/niu_pio_virt_decode.v
200../../../design/sys/iop/niu/rtl/niu_pio_ucb.v
201../../../design/sys/iop/niu/rtl/niu_pio_ucb_in32.v
202../../../design/sys/iop/niu/rtl/niu_pio_ucb_out32.v
203../../../design/sys/iop/niu/rtl/xmac.h
204../../../design/sys/iop/niu/rtl/pcs_define.h
205../../../design/sys/iop/niu/rtl/mif.h
206// niu_gen_cdmspp_flist excludes ../../../design/sys/iop/niu/rtl/mac.v
207../../../design/sys/iop/mac/rtl/mac.v
208-v ../../../design/sys/iop/niu/rtl/lib.v
209../../../design/sys/iop/niu/rtl/mac_core.v
210../../../design/sys/iop/niu/rtl/mac_2ports.v
211../../../design/sys/iop/niu/rtl/sphy_dpath2.v
212../../../design/sys/iop/niu/rtl/mac_reset_hdr.v
213../../../design/sys/iop/niu/rtl/clkgen_mac.v
214../../../design/sys/iop/niu/rtl/esr_ctl2.v
215../../../design/sys/iop/niu/rtl/esr_bscan.v
216../../../design/sys/iop/niu/rtl/phy_clock_2ports.v
217../../../design/sys/iop/niu/rtl/mac_pio_intf.v
218../../../design/sys/iop/niu/rtl/mac_clk_driver.v
219../../../design/sys/iop/niu/rtl/xmac_2pcs_core.v
220../../../design/sys/iop/niu/rtl/phy_dpath.v
221../../../design/sys/iop/niu/rtl/n2_rxd_alatch.v
222../../../design/sys/iop/niu/rtl/n2_txd_blatch.v
223../../../design/sys/iop/niu/rtl/mif.v
224../../../design/sys/iop/niu/rtl/mif_control_sm.v
225../../../design/sys/iop/niu/rtl/mif_exec_sm.v
226../../../design/sys/iop/niu/rtl/hedwig.v
227../../../design/sys/iop/niu/rtl/xmac_2pcs_clk_mux.v
228../../../design/sys/iop/niu/rtl/lfs.v
229../../../design/sys/iop/niu/rtl/lfs_sm.v
230../../../design/sys/iop/niu/rtl/address_decoder.v
231../../../design/sys/iop/niu/rtl/xrlm_sm.v
232../../../design/sys/iop/niu/rtl/rx_xdecap.v
233../../../design/sys/iop/niu/rtl/xmac_fcs.v
234../../../design/sys/iop/niu/rtl/crc_gen_xmii.v
235../../../design/sys/iop/niu/rtl/rx_xmac.v
236../../../design/sys/iop/niu/rtl/rx_xgmii_intf.v
237../../../design/sys/iop/niu/rtl/sop_sm.v
238../../../design/sys/iop/niu/rtl/rxfifo_load.v
239../../../design/sys/iop/niu/rtl/srfifo_load.v
240../../../design/sys/iop/niu/rtl/rxfifo_unload.v
241../../../design/sys/iop/niu/rtl/xmac_slv.v
242../../../design/sys/iop/niu/rtl/xmac_sync.v
243../../../design/sys/iop/niu/rtl/xdeferral.v
244../../../design/sys/iop/niu/rtl/xtlm_sm.v
245../../../design/sys/iop/niu/rtl/txfifo_unload.v
246../../../design/sys/iop/niu/rtl/txfifo_load.v
247../../../design/sys/iop/niu/rtl/tx_xmac.v
248../../../design/sys/iop/niu/rtl/tx_byte_counter.v
249../../../design/sys/iop/niu/rtl/ipg_checker.v
250../../../design/sys/iop/niu/rtl/tx_mii_gmii.v
251../../../design/sys/iop/niu/rtl/rx_mii_gmii.v
252../../../design/sys/iop/niu/rtl/mgrlm_sm.v
253../../../design/sys/iop/niu/rtl/xmac.v
254../../../design/sys/iop/niu/rtl/xpcs_define.v
255../../../design/sys/iop/niu/rtl/xpcs.v
256../../../design/sys/iop/niu/rtl/xpcs_dbg.v
257../../../design/sys/iop/niu/rtl/xpcs_xgmii_dpath.v
258../../../design/sys/iop/niu/rtl/xpcs_SYNC_CELL.v
259../../../design/sys/iop/niu/rtl/xpcs_dpath.v
260../../../design/sys/iop/niu/rtl/xpcs_pio.v
261../../../design/sys/iop/niu/rtl/xpcs_sync.v
262../../../design/sys/iop/niu/rtl/xpcs_rx.v
263../../../design/sys/iop/niu/rtl/xpcs_tx_del.v
264../../../design/sys/iop/niu/rtl/xpcs_tx_randomizer.v
265../../../design/sys/iop/niu/rtl/xpcs_tx.v
266../../../design/sys/iop/niu/rtl/xpcs_DEL05.v
267../../../design/sys/iop/niu/rtl/xpcs_txio.v
268../../../design/sys/iop/niu/rtl/xpcs_txio_pcs.v
269../../../design/sys/iop/niu/rtl/xpcs_rxio.v
270../../../design/sys/iop/niu/rtl/xpcs_rxio_ebuffer.v
271../../../design/sys/iop/niu/rtl/xpcs_rxio_ebuffer_sm.v
272../../../design/sys/iop/niu/rtl/xpcs_rxio_sync.v
273../../../design/sys/iop/niu/rtl/xpcs_rxio_sync_decoder.v
274../../../design/sys/iop/niu/rtl/xpcs_rxio_sync_deskew_fifo.v
275../../../design/sys/iop/niu/rtl/xpcs_rxio_sync_fifo_ptr.v
276../../../design/sys/iop/niu/rtl/xpcs_rxio_sync_sm.v
277../../../design/sys/iop/niu/rtl/pcs.v
278../../../design/sys/iop/niu/rtl/pcs_decoder.v
279../../../design/sys/iop/niu/rtl/pcs_encoder.v
280../../../design/sys/iop/niu/rtl/pcs_lfsr.v
281../../../design/sys/iop/niu/rtl/pcs_link_config.v
282../../../design/sys/iop/niu/rtl/pcs_rx_ctrl.v
283../../../design/sys/iop/niu/rtl/pcs_rx_disparity.v
284../../../design/sys/iop/niu/rtl/pcs_rx_dpath.v
285../../../design/sys/iop/niu/rtl/pcs_sequence_detect.v
286../../../design/sys/iop/niu/rtl/pcs_slave.v
287../../../design/sys/iop/niu/rtl/pcs_tx_ctrl.v
288../../../design/sys/iop/niu/rtl/pcs_tx_disparity.v
289../../../design/sys/iop/niu/rtl/pcs_tx_dpath.v
290-v ../../../design/sys/iop/niu/rtl/niu_mb0.v
291-v ../../../design/sys/iop/niu/rtl/niu_mb1.v
292-v ../../../design/sys/iop/niu/rtl/niu_mb2.v
293-v ../../../design/sys/iop/niu/rtl/niu_mb3.v
294-v ../../../design/sys/iop/niu/rtl/niu_mb4.v
295-v ../../../design/sys/iop/niu/rtl/niu_mb5.v
296-v ../../../design/sys/iop/niu/rtl/niu_mb6.v
297-v ../../../design/sys/iop/niu/rtl/niu_mb7.v
298../../../design/sys/iop/niu/rtl/niu_smx_define.h
299../../../design/sys/iop/niu/rtl/niu_smx.v
300../../../design/sys/iop/niu/rtl/niu_smx_ff_ctrl.v
301../../../design/sys/iop/niu/rtl/niu_smx_ff_regfl.v
302../../../design/sys/iop/niu/rtl/niu_smx_rdreq_dmc.v
303../../../design/sys/iop/niu/rtl/niu_smx_regfl.v
304../../../design/sys/iop/niu/rtl/niu_smx_req_ff.v
305../../../design/sys/iop/niu/rtl/niu_smx_req_sii.v
306../../../design/sys/iop/niu/rtl/niu_smx_req_sii_cr.v
307../../../design/sys/iop/niu/rtl/niu_smx_resp_dmc.v
308../../../design/sys/iop/niu/rtl/niu_smx_resp_ff.v
309../../../design/sys/iop/niu/rtl/niu_smx_resp_rcvfile.v
310../../../design/sys/iop/niu/rtl/niu_smx_resp_sio.v
311../../../design/sys/iop/niu/rtl/niu_smx_sm_req_cmdreq.v
312../../../design/sys/iop/niu/rtl/niu_smx_sm_req_datareq.v
313../../../design/sys/iop/niu/rtl/niu_smx_sm_req_dv.v
314../../../design/sys/iop/niu/rtl/niu_smx_sm_req_siiarb.v
315../../../design/sys/iop/niu/rtl/niu_smx_sm_req_siireq.v
316../../../design/sys/iop/niu/rtl/niu_smx_sm_resp_cmdlaunch.v
317../../../design/sys/iop/niu/rtl/niu_smx_sm_resp_cmdproc.v
318../../../design/sys/iop/niu/rtl/niu_smx_sm_resp_dv.v
319../../../design/sys/iop/niu/rtl/niu_smx_wreq_dmc.v
320../../../design/sys/iop/niu/rtl/niu_smx_xtb.v
321../../../design/sys/iop/niu/rtl/niu_smx_ecc16_genpar.v
322../../../design/sys/iop/niu/rtl/niu_smx_ecc16_corr.v
323../../../design/sys/iop/niu/rtl/niu_smx_gen_siudp.v
324../../../design/sys/iop/niu/rtl/niu_smx_regflag.v
325../../../design/sys/iop/niu/rtl/niu_smx_status.v
326../../../design/sys/iop/niu/rtl/niu_smx_timer.v
327../../../design/sys/iop/niu/rtl/niu_smx_timeout_hdlr.v
328../../../design/sys/iop/niu/rtl/niu_smx_stall_hdlr.v
329../../../design/sys/iop/niu/rtl/niu_smx_arb_2c.v
330../../../design/sys/iop/niu/rtl/niu_smx_decode.v
331../../../design/sys/iop/niu/rtl/niu_smx_ff_ram32x144.v
332../../../design/sys/iop/niu/rtl/niu_smx_pio.v
333../../../design/sys/iop/niu/rtl/niu_rdmc.h
334../../../design/sys/iop/niu/rtl/niu_rdmc_pio_if.v
335../../../design/sys/iop/niu/rtl/niu_rdmc_encode_32.v
336../../../design/sys/iop/niu/rtl/niu_rdmc_pri_encode_32.v
337../../../design/sys/iop/niu/rtl/niu_rdmc_barrel_shl_32.v
338../../../design/sys/iop/niu/rtl/niu_rdmc_cache_acc_ctrl.v
339../../../design/sys/iop/niu/rtl/niu_rdmc_desp_acc_ctrl.v
340../../../design/sys/iop/niu/rtl/niu_rdmc_shadow_ram_ctrl.v
341../../../design/sys/iop/niu/rtl/niu_rdmc_rcr_acc_ctrl.v
342../../../design/sys/iop/niu/rtl/niu_rdmc_rr_arbiter.v
343../../../design/sys/iop/niu/rtl/niu_rdmc_wr_dp_sm.v
344../../../design/sys/iop/niu/rtl/niu_rdmc_wr_sched.v
345../../../design/sys/iop/niu/rtl/niu_rdmc_wr_dp.v
346../../../design/sys/iop/niu/rtl/niu_rdmc_dp_master.v
347../../../design/sys/iop/niu/rtl/niu_rdmc_buf_manager.v
348../../../design/sys/iop/niu/rtl/niu_rdmc_fetch_desp_sm.v
349../../../design/sys/iop/niu/rtl/niu_rdmc_chnl_pio_if.v
350../../../design/sys/iop/niu/rtl/niu_rdmc_rcr_manager.v
351../../../design/sys/iop/niu/rtl/niu_rdmc_chnl_master.v
352../../../design/sys/iop/niu/rtl/niu_rdmc_clk_buf.v
353../../../design/sys/iop/niu/rtl/niu_rdmc.v
354../../../design/sys/iop/niu/rtl/niu_dmc_reg_defines.h
355../../../design/sys/iop/niu/rtl/niu_tdmc.v
356../../../design/sys/iop/niu/rtl/niu_dmc_txcif.v
357../../../design/sys/iop/niu/rtl/niu_dmc_dmaarb.v
358../../../design/sys/iop/niu/rtl/niu_dmc_txpios.v
359../../../design/sys/iop/niu/rtl/niu_dmc_cache_dataFetch.v
360../../../design/sys/iop/niu/rtl/niu_tdmc_cachewrite.v
361../../../design/sys/iop/niu/rtl/niu_tdmc_cacheread.v
362../../../design/sys/iop/niu/rtl/niu_tdmc_addrcalc.v
363../../../design/sys/iop/niu/rtl/niu_tdmc_cachefetch.v
364../../../design/sys/iop/niu/rtl/niu_tdmc_dmacontext.v
365../../../design/sys/iop/niu/rtl/niu_tdmc_mbox.v
366../../../design/sys/iop/niu/rtl/niu_tdmc_sendmbox.v
367../../../design/sys/iop/niu/rtl/niu_tdmc_mbox_context.v
368../../../design/sys/iop/niu/rtl/niu_tdmc_cacheparity.v
369../../../design/sys/iop/niu/rtl/niu_tdmc_reset.v
370../../../design/sys/iop/niu/rtl/niu_tdmc_debug.v
371../../../design/sys/iop/niu/rtl/niu_dmc_txcache.v
372../../../design/sys/iop/niu/rtl/niu_tdmc_dmaregs.v
373../../../design/sys/iop/niu/rtl/niu_tdmc_piodecodes.v
374../../../design/sys/iop/niu/rtl/niu_meta_arb_define.h
375../../../design/sys/iop/niu/rtl/niu_meta_rd_tagfifo.v
376../../../design/sys/iop/niu/rtl/niu_meta_wr_tagfifo.v
377../../../design/sys/iop/niu/rtl/niu_rd_meta_arb.v
378../../../design/sys/iop/niu/rtl/niu_wr_meta_arb.v
379../../../design/sys/iop/niu/rtl/niu_meta_arb_reset.v
380../../../design/sys/iop/niu/rtl/niu_meta_arb_syncfifo.v
381../../../design/sys/iop/niu/rtl/niu_meta_arb_dbg.v
382../../../design/sys/iop/niu/rtl/niu_meta_arb.v
383../../../design/sys/iop/rtx/rtl/rtx.v
384../../../design/sys/iop/rtx/rtl/clkgen_rtx.v
385../../../design/sys/iop/rtx/rtl/rtx_dmo_mux.v
386-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr1a_p0_ctl.v
387-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr1a_p1_ctl.v
388-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr1b_p0_ctl.v
389-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr1b_p1_ctl.v
390-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr3_p0_ctl.v
391-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr3_p1_ctl.v
392-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr6_ctl.v
393-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr7_p0_ctl.v
394-v ../../../design/sys/iop/rtx/rtl/rtx_n2_efuhdr7_p1_ctl.v
395-v ../../../design/sys/iop/rdp/rtl/rdp_n2_efuhdr4a_ctl.v
396-v ../../../design/sys/iop/rdp/rtl/rdp_n2_efuhdr4b_ctl.v
397-v ../../../design/sys/iop/tds/rtl/tds_n2_efuhdr2_ctl.v
398../../../design/sys/iop/rdp/rtl/rdp.v
399../../../design/sys/iop/rdp/rtl/rdp_clkgen_rdp_io.v
400../../../design/sys/iop/rdp/rtl/rdp_clkgen_rdp_io2x.v
401../../../design/sys/iop/rdp/rtl/rdp_dmoreg.v
402../../../design/sys/iop/tds/rtl/tds.v
403../../../design/sys/iop/tds/rtl/tds_l2l1clk_io.v
404../../../design/sys/iop/tds/rtl/dmo_regs.v
405// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/include/neptune_defines.vri
406// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/include/niu_seeding.vri
407// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/include/niu_verilog_tasks.vri
408// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/include/niu_plusArgMacros.vri
409// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/top/vera_top.vr
410// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/top/cosim_tasks.vr
411// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/verilog/neptune_defines.h
412// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_randoms/Makefile
413// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_gen_pio/Makefile
414// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_coverage/Makefile
415// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_intr/Makefile
416// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_gen_error/Makefile
417// niu_gen_cdmspp_flist excludes ../../../verif/env/common/pli/niu_pli/Makefile
418// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_ippktgen/Makefile
419// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_ippktgen/C/wrapper/Makefile
420// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_ippktgen/C/libnet/include/Makefile
421// niu_gen_cdmspp_flist excludes ../../../verif/env/common/vera/niu_ippktgen/C/libnet/src/Makefile
422// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/dmc_sat/vera/Makefile
423// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/mac_sat/vera/lib/niu_mac_checker/Makefile
424// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/Makefile
425// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/fflp/Makefile
426// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/rxdma/Makefile
427// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/pktconfig/Makefile
428// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/drivers/Makefile
429// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/checkers/dmc_rxc_checker/Makefile
430// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/checkers/mem_checker/Makefile
431// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/checkers/Makefile
432// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/rxc_sat/vera/monitor/Makefile
433// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/txc_sat/vera/Makefile
434// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/dmc_utils/Makefile
435// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/niu_tokens/Makefile
436// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/ncu_drv/Makefile
437// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/niu_pio/Makefile
438// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/niu_utils/Makefile
439// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/smx_drv/Makefile
440// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/sparse_mem_model/pli/src/Makefile
441// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/vera/Makefile
442// niu_gen_cdmspp_flist excludes ../../../verif/env/niu/verilog/n2_niu_tb_top.v
443// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/enet_models.v
444// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/enet_models.vp
445// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/enet_models_wdsds.v
446// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/enet_models_wdsds.vp
447// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/serdes_dummy1.v
448// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/serdes_dummy.v
449// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/phy_clock_doubler_env.v
450// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/port_clk.v
451// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/rgmii_mux.v
452// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/unh_checker.v
453// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/xaui_decode.v
454// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/xgmii_if.v
455// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/xgmii_rx_decoder.v
456// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/xgmii_tx_encoder.v
457// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/xgmii_tx_encoder_top.v
458// niu_gen_cdmspp_flist excludes ../../../verif/model/verilog/niu/niu_enet_models/bw_calc.v