Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / ncu / synopsys / script / user_cfg.scr
CommitLineData
86530b38
AT
1# ========== Copyright Header Begin ==========================================
2#
3# OpenSPARC T2 Processor File: user_cfg.scr
4# Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5# 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6#
7# * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8#
9# This program is free software; you can redistribute it and/or modify
10# it under the terms of the GNU General Public License as published by
11# the Free Software Foundation; version 2 of the License.
12#
13# This program is distributed in the hope that it will be useful,
14# but WITHOUT ANY WARRANTY; without even the implied warranty of
15# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16# GNU General Public License for more details.
17#
18# You should have received a copy of the GNU General Public License
19# along with this program; if not, write to the Free Software
20# Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21#
22# For the avoidance of doubt, and except that if any non-GPL license
23# choice is available it will apply instead, Sun elects to use only
24# the General Public License version 2 (GPLv2) at this time for any
25# software where a choice of GPL license versions is made
26# available with the language indicating that GPLv2 or any later version
27# may be used, or where a choice of which version of the GPL is applied is
28# otherwise unspecified.
29#
30# Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31# CA 95054 USA or visit www.sun.com if you need additional information or
32# have any questions.
33#
34# ========== Copyright Header End ============================================
35source -echo -verbose $dv_root/design/sys/synopsys/script/project_sparc_cfg.scr
36
37set rtl_files {\
38libs/cl/cl_rtl_ext.v
39libs/cl/cl_a1/cl_a1.behV
40libs/cl/cl_u1/cl_u1.behV
41libs/cl/cl_dp1/cl_dp1.behV
42libs/cl/cl_sc1/cl_sc1.behV
43libs/cl/cl_u1lvt/cl_u1lvt.behV
44libs/cl/cl_mc1/cl_mc1.v
45
46libs/clk/rtl/clkgen_ncu_io.v
47libs/clk/rtl/clkgen_ncu_cmp.v
48
49libs/clk/n2_clk_clstr_hdr_cust_l/n2_clk_clstr_hdr_cust/rtl/n2_clk_clstr_hdr_cust.v
50libs/clk/n2_clk_pgrid_cust_l/n2_clk_ncu_io_cust/rtl/n2_clk_ncu_io_cust.v
51libs/clk/n2_clk_pgrid_cust_l/n2_clk_ncu_cmp_cust/rtl/n2_clk_ncu_cmp_cust.v
52
53libs/n2sram/compiler/physical/n2_com_dp_64x72_cust_l/n2_com_dp_64x72_cust/rtl/n2_com_dp_64x72_cust.v
54libs/n2sram/compiler/physical/n2_com_dp_32x144s_cust_l/n2_com_dp_32x144s_cust/rtl/n2_com_dp_32x144s_cust.v
55libs/n2sram/compiler/physical/n2_com_dp_32x144_cust_l/n2_com_dp_32x144_cust/rtl/n2_com_dp_32x144_cust.v
56libs/n2sram/compiler/physical/n2_com_dp_32x32_cust_l/n2_com_dp_32x32_cust/rtl/n2_com_dp_32x32_cust.v
57libs/n2sram/compiler/physical/n2_com_dp_128x16s_cust_l/n2_com_dp_128x16s_cust/rtl/n2_com_dp_128x16s_cust.v
58
59design/sys/iop/ncu/rtl/ncu.v
60design/sys/iop/ncu/rtl/ncu_c2ibuf32_ctl.v
61design/sys/iop/ncu/rtl/ncu_c2ibuf4_ctl.v
62design/sys/iop/ncu/rtl/ncu_c2ibufpio_ctl.v
63design/sys/iop/ncu/rtl/ncu_c2ifc_ctl.v
64design/sys/iop/ncu/rtl/ncu_c2ifcd_ctl.v
65design/sys/iop/ncu/rtl/ncu_c2ifd_ctl.v
66design/sys/iop/ncu/rtl/ncu_c2isc_ctl.v
67design/sys/iop/ncu/rtl/ncu_c2iscd_ctl.v
68design/sys/iop/ncu/rtl/ncu_c2isd_ctl.v
69design/sys/iop/ncu/rtl/ncu_ctrl_ctl.v
70design/sys/iop/ncu/rtl/ncu_eccchk11_ctl.v
71design/sys/iop/ncu/rtl/ncu_eccchk16_ctl.v
72design/sys/iop/ncu/rtl/ncu_eccchk6_ctl.v
73design/sys/iop/ncu/rtl/ncu_eccgen11_ctl.v
74design/sys/iop/ncu/rtl/ncu_eccgen6_ctl.v
75design/sys/iop/ncu/rtl/ncu_fcd_ctl.v
76design/sys/iop/ncu/rtl/ncu_i2cbuf32_ctl.v
77design/sys/iop/ncu/rtl/ncu_i2cbuf32_ni_ctl.v
78design/sys/iop/ncu/rtl/ncu_i2cbuf4_ctl.v
79design/sys/iop/ncu/rtl/ncu_i2cbuf4_ni_ctl.v
80design/sys/iop/ncu/rtl/ncu_i2cbufsii_ctl.v
81design/sys/iop/ncu/rtl/ncu_i2cbuftcu_ctl.v
82design/sys/iop/ncu/rtl/ncu_i2cfc_ctl.v
83design/sys/iop/ncu/rtl/ncu_i2cfcd_ctl.v
84design/sys/iop/ncu/rtl/ncu_i2cscd_ctl.v
85design/sys/iop/ncu/rtl/ncu_i2csd_ctl.v
86design/sys/iop/ncu/rtl/ncu_mb1_ctl.v
87design/sys/iop/ncu/rtl/ncu_scd_ctl.v
88design/sys/iop/ncu/rtl/ncu_ssiflow_ctl.v
89design/sys/iop/ncu/rtl/ncu_ssisif_ctl.v
90design/sys/iop/ncu/rtl/ncu_ssisrg8_ctl.v
91design/sys/iop/ncu/rtl/ncu_ssitop_ctl.v
92design/sys/iop/ncu/rtl/ncu_ssiui4_ctl.v
93design/sys/iop/ncu/rtl/ncu_ssiuif_ctl.v
94design/sys/iop/ncu/rtl/ncu_ssiuo4_ctl.v
95design/sys/iop/ncu/rtl/ncu_ucbbusin8_ctl.v
96}
97
98set link_library [concat $link_library \
99 dw_foundation.sldb \
100]
101
102
103set mix_files {}
104set top_module ncu
105
106set include_paths {\
107}
108
109set black_box_libs {}
110set black_box_designs {}
111set mem_libs {}
112
113set dont_touch_modules {\
114}
115
116set compile_effort "medium"
117
118set compile_flatten_all 1
119
120set compile_no_new_cells_at_top_level false
121
122set default_clk gclk
123set default_clk_freq 350
124set default_setup_skew 0.0
125set default_hold_skew 0.0
126set default_clk_transition 0.05
127set clk_list { \
128 { gclk 350.0 0.000 0.000 0.05} \
129}
130
131set ideal_net_list {}
132set false_path_list {}
133set enforce_input_fanout_one 0
134set allow_outport_drive_innodes 1
135set skip_scan 0
136set add_lockup_latch false
137set chain_count 1
138set scanin_port_list {}
139set scanout_port_list {}
140set scanenable_port global_shift_enable
141set has_test_stub 1
142set scanenable_pin test_stub_no_bist/se
143set long_chain_so_0_net long_chain_so_0
144set short_chain_so_0_net short_chain_so_0
145set so_0_net so_0
146set insert_extra_lockup_latch 0
147set extra_lockup_latch_clk_list {}