Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / design / sys / iop / spc / synopsys / script / user_cfg.scr
CommitLineData
86530b38
AT
1# ========== Copyright Header Begin ==========================================
2#
3# OpenSPARC T2 Processor File: user_cfg.scr
4# Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5# 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6#
7# * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8#
9# This program is free software; you can redistribute it and/or modify
10# it under the terms of the GNU General Public License as published by
11# the Free Software Foundation; version 2 of the License.
12#
13# This program is distributed in the hope that it will be useful,
14# but WITHOUT ANY WARRANTY; without even the implied warranty of
15# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16# GNU General Public License for more details.
17#
18# You should have received a copy of the GNU General Public License
19# along with this program; if not, write to the Free Software
20# Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21#
22# For the avoidance of doubt, and except that if any non-GPL license
23# choice is available it will apply instead, Sun elects to use only
24# the General Public License version 2 (GPLv2) at this time for any
25# software where a choice of GPL license versions is made
26# available with the language indicating that GPLv2 or any later version
27# may be used, or where a choice of which version of the GPL is applied is
28# otherwise unspecified.
29#
30# Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31# CA 95054 USA or visit www.sun.com if you need additional information or
32# have any questions.
33#
34# ========== Copyright Header End ============================================
35source -echo -verbose $dv_root/design/sys/synopsys/script/project_sparc_cfg.scr
36
37set rtl_files {\
38libs/cl/cl_rtl_ext.v
39libs/cl/cl_a1/cl_a1.behV
40libs/cl/cl_u1/cl_u1.behV
41libs/cl/cl_dp1/cl_dp1.behV
42libs/cl/cl_sc1/cl_sc1.behV
43libs/cl/cl_u1lvt/cl_u1lvt.behV
44libs/cl/cl_mc1/cl_mc1.v
45
46libs/rtl/n2_efuhdr1_ctl.v
47
48libs/n2sram/mp/n2_irf_mp_128x72_cust_l/n2_irf_mp_128x72_cust/rtl/n2_irf_mp_128x72_cust.v
49
50libs/n2sram/mp/n2_frf_mp_256x78_cust_l/n2_frf_mp_256x78_cust/rtl/n2_frf_mp_256x78_cust.v
51
52libs/tisram/core/n2_icd_sp_16p5kb_cust_l/n2_icd_sp_16p5kb_cust/rtl/n2_icd_sp_16p5kb_cust.v
53libs/tisram/core/n2_ict_sp_1920b_cust_l/n2_ict_sp_1920b_cust/rtl/n2_ict_sp_1920b_cust.v
54libs/n2sram/tlbs/n2_tlb_tl_64x59_cust_l/n2_tlb_tl_64x59_cust/rtl/n2_tlb_tl_64x59_cust.v
55
56libs/n2sram/dp/n2_dva_dp_32x32_cust_l/n2_dva_dp_32x32_cust/rtl/n2_dva_dp_32x32_cust.v
57libs/tisram/core/n2_dca_sp_9kb_cust_l/n2_dca_sp_9kb_cust/rtl/n2_dca_sp_9kb_cust.v
58libs/n2sram/cams/n2_stb_cm_64x45_cust_l/n2_stb_cm_64x45_cust/rtl/n2_stb_cm_64x45_cust.v
59libs/n2sram/compiler/physical/n2_com_dp_64x84_cust_l/n2_com_dp_64x84_cust/rtl/n2_com_dp_64x84_cust.v
60libs/n2sram/tlbs/n2_tlb_tl_128x59_cust_l/n2_tlb_tl_128x59_cust/rtl/n2_tlb_tl_128x59_cust.v
61libs/tisram/core/n2_dta_sp_1920b_cust_l/n2_dta_sp_1920b_cust/rtl/n2_dta_sp_1920b_cust.v
62
63libs/n2sram/compiler/physical/n2_com_dp_32x84_cust_l/n2_com_dp_32x84_cust/rtl/n2_com_dp_32x84_cust.v
64
65libs/n2sram/compiler/physical/n2_com_dp_32x152_cust_l/n2_com_dp_32x152_cust/rtl/n2_com_dp_32x152_cust.v
66libs/n2sram/compiler/physical/n2_com_dp_32x72_cust_l/n2_com_dp_32x72_cust/rtl/n2_com_dp_32x72_cust.v
67
68design/sys/iop/spc/rtl/spc.v
69design/sys/iop/spc/rtl/dmo_dp.v
70design/sys/iop/spc/rtl/spc_lb_ctl.v
71design/sys/iop/spc/rtl/spc_mb0_ctl.v
72design/sys/iop/spc/rtl/spc_mb1_ctl.v
73design/sys/iop/spc/rtl/spc_mb2_ctl.v
74design/sys/iop/spc/rtl/spc_msf0_dp.v
75design/sys/iop/spc/rtl/spc_msf1_dp.v
76design/sys/iop/spc/rtl/spc_rep1_dp.v
77libs/clk/rtl/clkgen_spc_cmp.v
78libs/clk/n2_clk_clstr_hdr_cust_l/n2_clk_clstr_hdr_cust/rtl/n2_clk_clstr_hdr_cust.v
79libs/clk/n2_clk_pgrid_cust_l/n2_clk_spc_cmp_cust/rtl/n2_clk_spc_cmp_cust.v
80
81design/sys/iop/spc/dec/rtl/dec.v
82design/sys/iop/spc/dec/rtl/dec_dcd_ctl.v
83design/sys/iop/spc/dec/rtl/dec_ded_ctl.v
84design/sys/iop/spc/dec/rtl/dec_del_ctl.v
85design/sys/iop/spc/exu/rtl/exu.v
86design/sys/iop/spc/exu/rtl/exu_ecc_ctl.v
87design/sys/iop/spc/exu/rtl/exu_ect_ctl.v
88design/sys/iop/spc/exu/rtl/exu_edp_dp.v
89design/sys/iop/spc/exu/rtl/exu_mdp_dp.v
90design/sys/iop/spc/exu/rtl/exu_rml_ctl.v
91design/sys/iop/spc/fgu/rtl/fgu.v
92design/sys/iop/spc/fgu/rtl/fgu_fac_ctl.v
93design/sys/iop/spc/fgu/rtl/fgu_fad_dp.v
94design/sys/iop/spc/fgu/rtl/fgu_fdc_ctl.v
95design/sys/iop/spc/fgu/rtl/fgu_fdd_dp.v
96design/sys/iop/spc/fgu/rtl/fgu_fec_ctl.v
97design/sys/iop/spc/fgu/rtl/fgu_fgd_dp.v
98design/sys/iop/spc/fgu/rtl/fgu_fic_ctl.v
99design/sys/iop/spc/fgu/rtl/fgu_fpc_ctl.v
100design/sys/iop/spc/fgu/rtl/fgu_fpe_dp.v
101design/sys/iop/spc/fgu/rtl/fgu_fpf_dp.v
102design/sys/iop/spc/fgu/rtl/fgu_fpy_dp.v
103design/sys/iop/spc/fgu/rtl/fgu_rep_dp.v
104design/sys/iop/spc/gkt/rtl/gkt.v
105design/sys/iop/spc/gkt/rtl/gkt_ipc_ctl.v
106design/sys/iop/spc/gkt/rtl/gkt_ipd_dp.v
107design/sys/iop/spc/gkt/rtl/gkt_leg_ctl.v
108design/sys/iop/spc/gkt/rtl/gkt_pqm_ctl.v
109design/sys/iop/spc/ifu/rtl/ifu_cmu.v
110design/sys/iop/spc/ifu/rtl/ifu_cmu_cmt_ctl.v
111design/sys/iop/spc/ifu/rtl/ifu_cmu_csm_ctl.v
112design/sys/iop/spc/ifu/rtl/ifu_cmu_lsi_ctl.v
113design/sys/iop/spc/ifu/rtl/ifu_cmu_lsi_dp.v
114design/sys/iop/spc/ifu/rtl/ifu_cmu_msb_ctl.v
115design/sys/iop/spc/ifu/rtl/ifu_cmu_msb_dp.v
116design/sys/iop/spc/ifu/rtl/ifu_ftu.v
117design/sys/iop/spc/ifu/rtl/ifu_ftu_agc_ctl.v
118design/sys/iop/spc/ifu/rtl/ifu_ftu_agd_dp.v
119design/sys/iop/spc/ifu/rtl/ifu_ftu_asi_ctl.v
120design/sys/iop/spc/ifu/rtl/ifu_ftu_byp_dp.v
121design/sys/iop/spc/ifu/rtl/ifu_ftu_cms_ctl.v
122design/sys/iop/spc/ifu/rtl/ifu_ftu_ctx_dp.v
123design/sys/iop/spc/ifu/rtl/ifu_ftu_err_dp.v
124design/sys/iop/spc/ifu/rtl/ifu_ftu_ftp_ctl.v
125design/sys/iop/spc/ifu/rtl/ifu_ftu_itc_ctl.v
126design/sys/iop/spc/ifu/rtl/ifu_ftu_itd_dp.v
127design/sys/iop/spc/ifu/rtl/ifu_ftu_red_ctl.v
128design/sys/iop/spc/ifu/rtl/ifu_ftu_tfc_ctl.v
129design/sys/iop/spc/ifu/rtl/ifu_ftu_tsm_ctl.v
130design/sys/iop/spc/ifu/rtl/ifu_ibu.v
131design/sys/iop/spc/ifu/rtl/ifu_ibu_ibf_dp.v
132design/sys/iop/spc/ifu/rtl/ifu_ibu_ibq_ctl.v
133design/sys/iop/spc/lsu/rtl/lsu.v
134design/sys/iop/spc/lsu/rtl/lsu_adc_ctl.v
135design/sys/iop/spc/lsu/rtl/lsu_arc_ctl.v
136design/sys/iop/spc/lsu/rtl/lsu_ard_dp.v
137design/sys/iop/spc/lsu/rtl/lsu_asc_ctl.v
138design/sys/iop/spc/lsu/rtl/lsu_asd_dp.v
139design/sys/iop/spc/lsu/rtl/lsu_cic_ctl.v
140design/sys/iop/spc/lsu/rtl/lsu_cid_dp.v
141design/sys/iop/spc/lsu/rtl/lsu_dac_ctl.v
142design/sys/iop/spc/lsu/rtl/lsu_dcc_ctl.v
143design/sys/iop/spc/lsu/rtl/lsu_dcd_dp.v
144design/sys/iop/spc/lsu/rtl/lsu_dcp_dp.v
145design/sys/iop/spc/lsu/rtl/lsu_dcs_dp.v
146design/sys/iop/spc/lsu/rtl/lsu_lmc_ctl.v
147design/sys/iop/spc/lsu/rtl/lsu_lmd_dp.v
148design/sys/iop/spc/lsu/rtl/lsu_lru8_ctl.v
149design/sys/iop/spc/lsu/rtl/lsu_pic_ctl.v
150design/sys/iop/spc/lsu/rtl/lsu_pid_dp.v
151design/sys/iop/spc/lsu/rtl/lsu_red_ctl.v
152design/sys/iop/spc/lsu/rtl/lsu_rep_dp.v
153design/sys/iop/spc/lsu/rtl/lsu_sbc_ctl.v
154design/sys/iop/spc/lsu/rtl/lsu_sbd_dp.v
155design/sys/iop/spc/lsu/rtl/lsu_sbs_ctl.v
156design/sys/iop/spc/lsu/rtl/lsu_sec_ctl.v
157design/sys/iop/spc/lsu/rtl/lsu_sed_dp.v
158design/sys/iop/spc/lsu/rtl/lsu_spd_dp.v
159design/sys/iop/spc/lsu/rtl/lsu_tgc_ctl.v
160design/sys/iop/spc/lsu/rtl/lsu_tgd_dp.v
161design/sys/iop/spc/lsu/rtl/lsu_tlc_ctl.v
162design/sys/iop/spc/lsu/rtl/lsu_tld_dp.v
163design/sys/iop/spc/mmu/rtl/mmu.v
164design/sys/iop/spc/mmu/rtl/mmu_asd_dp.v
165design/sys/iop/spc/mmu/rtl/mmu_ase_dp.v
166design/sys/iop/spc/mmu/rtl/mmu_asi_ctl.v
167design/sys/iop/spc/mmu/rtl/mmu_eem_dp.v
168design/sys/iop/spc/mmu/rtl/mmu_htc_ctl.v
169design/sys/iop/spc/mmu/rtl/mmu_htd_dp.v
170design/sys/iop/spc/mmu/rtl/mmu_mbd_dp.v
171design/sys/iop/spc/mmu/rtl/mmu_mec_dp.v
172design/sys/iop/spc/mmu/rtl/mmu_mel_dp.v
173design/sys/iop/spc/mmu/rtl/mmu_mem_dp.v
174design/sys/iop/spc/mmu/rtl/mmu_sed_dp.v
175design/sys/iop/spc/mmu/rtl/mmu_seg_dp.v
176design/sys/iop/spc/mmu/rtl/mmu_sel_dp.v
177design/sys/iop/spc/mmu/rtl/mmu_tmc_ctl.v
178design/sys/iop/spc/mmu/rtl/mmu_trc_ctl.v
179design/sys/iop/spc/mmu/rtl/mmu_trs_ctl.v
180design/sys/iop/spc/mmu/rtl/mmu_tsm_ctl.v
181design/sys/iop/spc/pku/rtl/pku.v
182design/sys/iop/spc/pku/rtl/pku_pck_ctl.v
183design/sys/iop/spc/pku/rtl/pku_pkd_dp.v
184design/sys/iop/spc/pku/rtl/pku_swl_ctl.v
185design/sys/iop/spc/pmu/rtl/pmu.v
186design/sys/iop/spc/pmu/rtl/pmu_pct_ctl.v
187design/sys/iop/spc/pmu/rtl/pmu_pdp_dp.v
188design/sys/iop/spc/spu/rtl/spu.v
189design/sys/iop/spc/tlu/rtl/tlu.v
190design/sys/iop/spc/tlu/rtl/tlu_asi_ctl.v
191design/sys/iop/spc/tlu/rtl/tlu_cel_dp.v
192design/sys/iop/spc/tlu/rtl/tlu_cep_dp.v
193design/sys/iop/spc/tlu/rtl/tlu_cer_dp.v
194design/sys/iop/spc/tlu/rtl/tlu_cth_dp.v
195design/sys/iop/spc/tlu/rtl/tlu_cxi_ctl.v
196design/sys/iop/spc/tlu/rtl/tlu_dfd_dp.v
197design/sys/iop/spc/tlu/rtl/tlu_ecd_dp.v
198design/sys/iop/spc/tlu/rtl/tlu_ecg_dp.v
199design/sys/iop/spc/tlu/rtl/tlu_eem_dp.v
200design/sys/iop/spc/tlu/rtl/tlu_fls_ctl.v
201design/sys/iop/spc/tlu/rtl/tlu_mbd_dp.v
202design/sys/iop/spc/tlu/rtl/tlu_npc_dp.v
203design/sys/iop/spc/tlu/rtl/tlu_pct_dp.v
204design/sys/iop/spc/tlu/rtl/tlu_ras_ctl.v
205design/sys/iop/spc/tlu/rtl/tlu_ssd_dp.v
206design/sys/iop/spc/tlu/rtl/tlu_sse_dp.v
207design/sys/iop/spc/tlu/rtl/tlu_tel_dp.v
208design/sys/iop/spc/tlu/rtl/tlu_tic_dp.v
209design/sys/iop/spc/tlu/rtl/tlu_trl_ctl.v
210design/sys/iop/spc/tlu/rtl/tlu_tsb_dp.v
211design/sys/iop/spc/tlu/rtl/tlu_tsd_dp.v
212}
213
214set link_library [concat $link_library \
215 dw_foundation.sldb \
216]
217
218
219set mix_files {}
220set top_module spc
221
222set include_paths {\
223}
224
225set black_box_libs {}
226set black_box_designs {}
227set mem_libs {}
228
229set dont_touch_modules {\
230dec \
231exu \
232fgu \
233gkt \
234ifu \
235ifu_cmu \
236ifu_ftu \
237ifu_ibu \
238lsu \
239mmu \
240pku \
241pmu \
242spu \
243tlu \
244}
245
246set compile_effort "medium"
247
248set compile_flatten_all 1
249
250set compile_no_new_cells_at_top_level false
251
252set default_clk gclk
253set default_clk_freq 1400
254set default_setup_skew 0.0
255set default_hold_skew 0.0
256set default_clk_transition 0.05
257set clk_list { \
258 { gclk 1400.0 0.000 0.000 0.05} \
259}
260
261set ideal_net_list {}
262set false_path_list {}
263set enforce_input_fanout_one 0
264set allow_outport_drive_innodes 1
265set skip_scan 0
266set add_lockup_latch false
267set chain_count 1
268set scanin_port_list {}
269set scanout_port_list {}
270set scanenable_port global_shift_enable
271set has_test_stub 1
272set scanenable_pin test_stub_no_bist/se
273set long_chain_so_0_net long_chain_so_0
274set short_chain_so_0_net short_chain_so_0
275set so_0_net so_0
276set insert_extra_lockup_latch 0
277set extra_lockup_latch_clk_list {}