Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / diag / 6core.diaglist
CommitLineData
86530b38
AT
1///////////////////////////////////////////////////////////////////////////////
2//
3//
4// Description: DIAGS for Tester -
5// DTM diags that run on 6 cores.
6//
7//
8///////////////////////////////////////////////////////////////////////////////
9
10<6core_diags name=6core_diags>
11<sys(6core_diags)>
12
13<runargs -midas_args=-DSIXGUNS>
14
15//
16// Description: Core-qual DIAGS for Tester -
17// Diags which are six cores and
18// uses default memory config
19//
20
21// Always run with TSO_CHECKER enabled
22<runargs -sas_run_args=-DTSO_CHECKER -sas_run_args=-DTHREAD_MASK=xxxxffffffffffff -midas_args=-DSIXGUNS -vcs_run_args=+core_set_mask=3f -midas_args=-DCMP_THREAD_START=0xffffffffffffffff -vcs_run_args=+finish_mask=0000ffffffffffff -vcs_run_args=+gchkr_off>
23
24//---MPGen diags {{{
25<runargs -midas_args=-allow_tsb_conflicts>
26
27<6core_mpgen_dynamic_caches>
28mpgen_dynamic_caches_2 mpgen_dynamic_caches_2.s
29mpgen_dynamic_caches_4 mpgen_dynamic_caches_4.s
30mpgen_dynamic_caches_5 mpgen_dynamic_caches_5.s
31</6core_mpgen_dynamic_caches>
32
33<6core_mpgen_dynamic_pwr_mgmt>
34mpgen_dynamic_pwr_mgmt mpgen_dynamic_pwr_mgmt.s
35mpgen_dynamic_pwr_mgmt_2 mpgen_dynamic_pwr_mgmt_2.s
36mpgen_dynamic_pwr_mgmt_3 mpgen_dynamic_pwr_mgmt_3.s
37mpgen_dynamic_pwr_mgmt_4 mpgen_dynamic_pwr_mgmt_4.s
38</6core_mpgen_dynamic_pwr_mgmt>
39
40<6core_mpgen_tso_all_banks>
41mpgen_tso_all_banks_2 mpgen_tso_all_banks_2.s
42mpgen_tso_all_banks_3 mpgen_tso_all_banks_3.s
43mpgen_tso_all_banks_4 mpgen_tso_all_banks_4.s
44mpgen_tso_all_banks_5 mpgen_tso_all_banks_5.s
45</6core_mpgen_tso_all_banks>
46
47<6core_mpgen_tso_atomic_all_banks>
48mpgen_tso_atomic_all_banks_2 mpgen_tso_atomic_all_banks_2.s
49mpgen_tso_atomic_all_banks_3 mpgen_tso_atomic_all_banks_3.s
50mpgen_tso_atomic_all_banks_4 mpgen_tso_atomic_all_banks_4.s
51mpgen_tso_atomic_all_banks_5 mpgen_tso_atomic_all_banks_5.s
52</6core_mpgen_tso_atomic_all_banks>
53
54<6core_mpgen_tso_atomic_asi_one_bank>
55mpgen_tso_atomic_asi_one_bank_3 mpgen_tso_atomic_asi_one_bank_3.s
56mpgen_tso_atomic_asi_one_bank_4 mpgen_tso_atomic_asi_one_bank_4.s
57mpgen_tso_atomic_asi_one_bank_5 mpgen_tso_atomic_asi_one_bank_5.s
58</6core_mpgen_tso_atomic_asi_one_bank>
59
60<6core_mpgen_tso_atomic_one_bank>
61mpgen_tso_atomic_one_bank mpgen_tso_atomic_one_bank.s
62mpgen_tso_atomic_one_bank_2 mpgen_tso_atomic_one_bank_2.s
63mpgen_tso_atomic_one_bank_3 mpgen_tso_atomic_one_bank_3.s
64mpgen_tso_atomic_one_bank_4 mpgen_tso_atomic_one_bank_4.s
65mpgen_tso_atomic_one_bank_5 mpgen_tso_atomic_one_bank_5.s
66</6core_mpgen_tso_atomic_one_bank>
67
68<6core_mpgen_tso_ba_all_banks>
69mpgen_tso_ba_all_banks mpgen_tso_ba_all_banks.s
70mpgen_tso_ba_all_banks_2 mpgen_tso_ba_all_banks_2.s
71mpgen_tso_ba_all_banks_3 mpgen_tso_ba_all_banks_3.s
72mpgen_tso_ba_all_banks_4 mpgen_tso_ba_all_banks_4.s
73mpgen_tso_ba_all_banks_5 mpgen_tso_ba_all_banks_5.s
74</6core_mpgen_tso_ba_all_banks>
75
76<6core_mpgen_tso_ba_one_bank>
77mpgen_tso_ba_one_bank_3 mpgen_tso_ba_one_bank_3.s
78mpgen_tso_ba_one_bank_4 mpgen_tso_ba_one_bank_4.s
79mpgen_tso_ba_one_bank_5 mpgen_tso_ba_one_bank_5.s
80</6core_mpgen_tso_ba_one_bank>
81
82<6core_mpgen_tso_one_bank>
83mpgen_tso_one_bank mpgen_tso_one_bank.s
84mpgen_tso_one_bank_3 mpgen_tso_one_bank_3.s
85mpgen_tso_one_bank_4 mpgen_tso_one_bank_4.s
86mpgen_tso_one_bank_5 mpgen_tso_one_bank_5.s
87</6core_mpgen_tso_one_bank>
88
89
90</runargs>
91//---MPGen diags }}}
92
93</runargs>
94
95</runargs> // SIXGUNS
96
97</sys(6core_diags)>
98</6core_diags>