Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / diag / assembly / arch / error / l2 / n2_err_dram_DAC_ld_trap_L2_Off.s
CommitLineData
86530b38
AT
1/*
2* ========== Copyright Header Begin ==========================================
3*
4* OpenSPARC T2 Processor File: n2_err_dram_DAC_ld_trap_L2_Off.s
5* Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
6* 4150 Network Circle, Santa Clara, California 95054, U.S.A.
7*
8* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
9*
10* This program is free software; you can redistribute it and/or modify
11* it under the terms of the GNU General Public License as published by
12* the Free Software Foundation; version 2 of the License.
13*
14* This program is distributed in the hope that it will be useful,
15* but WITHOUT ANY WARRANTY; without even the implied warranty of
16* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17* GNU General Public License for more details.
18*
19* You should have received a copy of the GNU General Public License
20* along with this program; if not, write to the Free Software
21* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*
23* For the avoidance of doubt, and except that if any non-GPL license
24* choice is available it will apply instead, Sun elects to use only
25* the General Public License version 2 (GPLv2) at this time for any
26* software where a choice of GPL license versions is made
27* available with the language indicating that GPLv2 or any later version
28* may be used, or where a choice of which version of the GPL is applied is
29* otherwise unspecified.
30*
31* Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
32* CA 95054 USA or visit www.sun.com if you need additional information or
33* have any questions.
34*
35*
36* ========== Copyright Header End ============================================
37*/
38#define MAIN_PAGE_NUCLEUS_ALSO
39#define MAIN_PAGE_HV_ALSO
40
41#define L2_ERR_STAT_REG 0xAB00000000
42#define L2_ERR_ADDR_REG 0xAC00000000
43#define TT_SW_Error 0x40
44
45#define TEST_DATA0 0x1000100081c3e008
46#define TEST_DATA1 0x2000200081c3e008
47#define TEST_DATA2 0x3000300081c3e008
48#define L2_ES_W1C_VALUE 0xc03ffff800000000
49#define DRAM_ES_W1C_VALUE 0xfe00000000000000
50
51#ifdef MCU0
52#define L2_BANK_ADDR 0x0
53#define MCU_BANK_ADDR 0x0
54#define DRAM_ERR_INJ_REG 0x8400000290
55#define DRAM_ERR_STAT_REG 0x8400000280
56#define ERROR_ADDR 0x20200000
57#endif
58
59#ifdef MCU1
60#define L2_BANK_ADDR 0x80
61#define MCU_BANK_ADDR 0x80
62#define DRAM_ERR_INJ_REG 0x8400001290
63#define DRAM_ERR_STAT_REG 0x8400001280
64
65
66#endif
67
68#ifdef MCU2
69#define L2_BANK_ADDR 0x100
70#define MCU_BANK_ADDR 0x100
71#define DRAM_ERR_INJ_REG 0x8400002290
72#define DRAM_ERR_STAT_REG 0x8400002280
73#define ERROR_ADDR 0x20200100
74
75#endif
76
77#ifdef MCU3
78#define L2_BANK_ADDR 0x180
79#define MCU_BANK_ADDR 0x180
80#define DRAM_ERR_INJ_REG 0x8400003290
81#define DRAM_ERR_STAT_REG 0x8400003280
82
83
84#endif
85
86
87#include "hboot.s"
88#include "asi_s.h"
89#include "err_defines.h"
90
91
92.text
93.global main
94.global My_Corrected_ECC_error_trap
95
96
97
98main:
99 ta T_CHANGE_HPRIV
100disable_l1:
101 ldxa [%g0] ASI_LSU_CONTROL, %l0
102 ! Remove the lower 2 bits (I-Cache and D-Cache enables)
103 andn %l0, 0x3, %l0
104 stxa %l0, [%g0] ASI_LSU_CONTROL
105
106!Fill_MCU:
107! setx 0x2200aa00, %l0, %g2 ! bits [21:18] select way
108! add %g2, L2_BANK_ADDR, %g2
109! stx %g5, [%g2]
110! membar #Sync
111
112 ! Write 1 to clear L2 Error status registers
113clear_l2_ESR:
114 setx L2ES_PA0, %l3, %l4
115 add %l4, L2_BANK_ADDR, %l4
116 stx %l5, [%l4]
117 nop
118
119set_L2_Off_Mode:
120 setx L2CS_PA0, %l6, %g1
121 add %g1, L2_BANK_ADDR, %g1
122 mov 0x1, %l0
123 stx %l0, [%g1]
124
125clear_dram_esr_0:
126 ! Clear DRAM Error status register (Bit[63:57] write-1-clear)
127 setx DRAM_ES_W1C_VALUE, %l0, %l5
128 setx DRAM_ERR_STAT_REG, %l3, %g5
129! add %g5, MCU_BANK_ADDR, %g5
130 stx %l5, [%g5]
131
132
133set_DRAM_error_inject_ch0:
134 mov 0x2, %l1 ! ECC Mask (1-bit error)
135 mov 0x1, %l2
136 sllx %l2, DRAM_EI_SSHOT, %l3
137 Or %l1, %l3, %l1 ! Set single shot ;
138 mov 0x1, %l2
139 sllx %l2, DRAM_EI_ENB, %l3
140 or %l1, %l3, %l1 ! Enable error injection for the next write
141 setx DRAM_ERR_INJ_REG, %l3, %g6
142! add %g6, MCU_BANK_ADDR, %g6
143 stx %l1, [%g6]
144 membar 0x40
145
146enable_err_reporting:
147 setx L2EE_PA0, %l0, %l1
148 add %l1, L2_BANK_ADDR, %l1
149 ldx [%l1], %l2
150 mov 0x3, %l0
151 or %l2, %l0, %l2
152 stx %l2, [%l1]
153
154
155store_to_L2_way0:
156 setx TEST_DATA1, %l0, %g5
157 setx 0x2200aa00, %l0, %g2 ! bits [21:18] select way
158 add %g2, L2_BANK_ADDR, %g2
159 stx %g5, [%g2]
160 membar #Sync
161nop
162nop
163nop
164nop
165nop
166nop
167nop
168nop
169nop
170nop
171nop
172nop
173nop
174nop
175nop
176nop
177nop
178nop
179nop
180nop
181
182 ldx [%g2], %g2
183 membar #Sync
184
185! Storing to same L2 way0 but different tag,this will write to mcu
186write_mcu_channel_0:
187 setx 0x2100aa00, %l0, %g3 ! bits [21:18] select way
188 add %g3, L2_BANK_ADDR, %g3
189 !stx %g5, [%g3]
190 !stx %g5, [%g3+8]
191 membar #Sync
192
193
194read_error_address_ch0:
195! ldx [%g2], %l1
196! membar #Sync
197! ldx [%g3], %l2
198! membar #Sync
199
200
201check_DRAM_ESR_0:
202 setx DRAM_ERR_STAT_REG, %l3, %g5
203! add %g5, MCU_BANK_ADDR, %g5
204 ldx [%g5], %l6
205
206compute_dram_ESR:
207 mov 0x1, %l1
208 sllx %l1, DRAM_ES_DAC, %l0
209 set 0x0002, %l3 ! 16-bit Syndrome - for SECC, it's the mask nibble-reversed
210 or %l0, %l3, %l0 ! %l0 has expected value
211
212verify_dram_ESR:
213 cmp %l0, %l6
214 bne %xcc, test_fail
215 nop
216
217check_L2_ESR_0:
218 setx L2_ERR_STAT_REG, %l3, %g5
219 add %g5, L2_BANK_ADDR, %g5
220 ldx [%g5], %l6
221
222compute_L2_ESR:
223 setx 0xfffffffff0000000, %l3, %l0
224 andcc %l0, %l6, %l0 ! Donot check L2ESR SYND bits
225 mov 0x1, %l1
226 sllx %l1, L2ES_DAC, %l0
227 mov 0x1, %l1
228 sllx %l1, L2ES_VEC, %l2
229 or %l0, %l2, %l3
230
231verify_L2_ESR:
232 cmp %l6, %l3
233 bne %xcc, test_fail
234 nop
235
236
237 setx L2EA_PA0, %l2, %l3
238 add %l3, L2_BANK_ADDR, %l3
239check_l2_EAR:
240 ldx [%l3], %l4
241 ! Error address is the physical address of the cache line (PA[5:0] 0)
242 setx 0x2200aa00, %l0, %g2 ! bits [21:18] select way
243 add %g2, L2_BANK_ADDR, %g2
244
245 setx 0xffffffffc0, %l0,%o2
246 and %l4, %o2, %l4
247 cmp %l4, %g2
248 bne %xcc, test_fail
249 nop
250
251check_Corr_err_trap:
252 ! Check if a Corrected ECC Error Trap happened
253 set EXECUTED, %l0
254 cmp %o0, %l0
255 bne test_fail
256 nop
257 ! mov TT_Corrected_ECC, %l0
258 mov TT_SW_Error, %l0
259 cmp %o1, %l0
260 bne test_fail
261 nop
262
263
264 ba test_pass
265 nop
266
267My_Corrected_ECC_error_trap:
268
269!My_Recoverable_Sw_error_trap:
270 ! Signal trap taken
271 setx EXECUTED, %l0, %o0
272 ! save trap type value
273 rdpr %tt, %o1
274 retry
275 nop
276
277
278/*******************************************************
279 * Exit code
280 *******************************************************/
281
282test_pass:
283ta T_GOOD_TRAP
284
285
286test_fail:
287ta T_BAD_TRAP
288
289
290