Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / diag / assembly / arch / error / l2 / n2_err_l2_LDRU_Rd_cecc_trap.s
CommitLineData
86530b38
AT
1/*
2* ========== Copyright Header Begin ==========================================
3*
4* OpenSPARC T2 Processor File: n2_err_l2_LDRU_Rd_cecc_trap.s
5* Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
6* 4150 Network Circle, Santa Clara, California 95054, U.S.A.
7*
8* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
9*
10* This program is free software; you can redistribute it and/or modify
11* it under the terms of the GNU General Public License as published by
12* the Free Software Foundation; version 2 of the License.
13*
14* This program is distributed in the hope that it will be useful,
15* but WITHOUT ANY WARRANTY; without even the implied warranty of
16* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17* GNU General Public License for more details.
18*
19* You should have received a copy of the GNU General Public License
20* along with this program; if not, write to the Free Software
21* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22*
23* For the avoidance of doubt, and except that if any non-GPL license
24* choice is available it will apply instead, Sun elects to use only
25* the General Public License version 2 (GPLv2) at this time for any
26* software where a choice of GPL license versions is made
27* available with the language indicating that GPLv2 or any later version
28* may be used, or where a choice of which version of the GPL is applied is
29* otherwise unspecified.
30*
31* Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
32* CA 95054 USA or visit www.sun.com if you need additional information or
33* have any questions.
34*
35*
36* ========== Copyright Header End ============================================
37*/
38#define MAIN_PAGE_HV_ALSO
39
40
41#define L2_ENTRY_PA 0xa000000000
42#define TEST_DATA1 0x5555555555555555
43#define L2_ENTRY_PA0 0x2020000008
44#define L2_ES_W1C_VALUE 0xc03ffff800000000
45#define SPARC_ES_W1C_VALUE 0xefffffff
46#define TT_SW_Error 0x40
47
48#include "hboot.s"
49#include "asi_s.h"
50#include "err_defines.h"
51
52.text
53.global main
54.global My_Recoverable_Sw_error_trap
55
56
57main:
58
59
60 ! Boot code does not provide TLB translation for IO address space
61 ta T_CHANGE_HPRIV
62
63
64disable_l1_DCache:
65 ldxa [%g0] ASI_LSU_CONTROL, %l0
66 ! Remove bit 2
67 andn %l0, 0x2, %l0
68 stxa %l0, [%g0] ASI_LSU_CONTROL
69
70enable_err_reporting:
71 setx L2EE_PA0, %l0, %l1
72 ldx [%l1], %l2
73 mov 0x3, %l0
74 or %l2, %l0, %l2
75 stx %l2, [%l1]
76
77
78clear_l2_ESR:
79 setx L2_ES_W1C_VALUE, %l0, %l1
80 setx L2ES_PA0, %l6, %g1
81 stx %l1, [%g1]
82
83
84set_L2_Directly_Mapped_Mode:
85 setx L2CS_PA0, %l6, %g1 ! Bit 1 in L2 Control Status Register
86 mov 0x2, %l0
87 stx %l0, [%g1]
88
89store_to_L2:
90 setx TEST_DATA1, %l0, %g5
91
92store_to_L2_way0:
93 setx 0x202000aa00, %l0, %g2 ! bits [21:18] select way
94 stx %g5, [%g2]
95 stx %g5, [%g2+8]
96 membar #Sync
97
98L2_diag_load:
99 setx 0x3ffff8, %l0, %l2 ! Mask for extracting [21:3]
100 setx L2_ENTRY_PA, %l0, %g4
101 and %g2, %l2, %g5 !g2 has L2 PA,
102 or %g5, %g4, %g5 !g5 now has Diagnostic Data Array address
103 ldx [%g5], %g6
104 membar #Sync
105
106! Flip two bits to inject error
107 xor %g6, 0x300, %g6
108 stx %g6, [%g5]
109 membar #Sync
110
111ldsw:
112 nop; !$EV trig_pc_d(0,@VA(.MAIN.ldsw)) -> siuDmaRd(202000aa00,2,0)
113
114reading_back_0: !Load miss to L2 again to get the error trap
115 setx 0x202000ba00, %l0, %g2
116 ldx [%g2], %l6
117 membar #Sync
118
119
120
121
122enable_l1_DCache:
123 ldxa [%g0] ASI_LSU_CONTROL, %l0
124 or %l0, 0x2, %l0
125 stxa %l0, [%g0] ASI_LSU_CONTROL
126
127
128compute_error:
129 mov 0x1, %l1
130 sllx %l1, L2ES_LDRU, %l7
131 sllx %l1, L2ES_VEU, %l3
132 or %l7, %l3, %l7
133 membar #Sync
134
135
136check_l2_ESR:
137 setx L2ES_PA0, %l6, %g1
138 ldx [%g1], %l4
139 membar #Sync
140
141verify_ESR:
142 cmp %l7, %l4 ! l7 has expected value, l4 has actual value
143 bne test_fail
144
145
146check_l2_EAR:
147 setx L2EA_PA0, %l6, %l3
148 ldx [%l3], %l4
149 membar #Sync
150
151verify_EAR:
152 setx 0x202000aa00, %l0, %g2 ! bits [21:18] select way
153 cmp %g2, %l4 ! g2 has expected value, l4 has actual value
154 bne test_fail
155 nop
156
157check_sw_err_trap:
158 ! Check if a Software Recoverable Error Trap happened
159 set EXECUTED, %l0
160 cmp %o0, %l0
161 bne test_fail
162 nop
163 mov TT_SW_Error, %l0
164 cmp %o1, %l0
165 bne test_fail
166 nop
167
168
169 ba test_pass
170 nop
171
172My_Recoverable_Sw_error_trap:
173 ! Signal trap taken
174 setx EXECUTED, %l0, %o0
175 ! save trap type value
176 rdpr %tt, %o1
177 retry
178 nop
179
180
181/*******************************************************
182 * Exit code
183 *******************************************************/
184
185test_pass:
186ta T_GOOD_TRAP
187
188test_fail:
189ta T_BAD_TRAP