Initial commit of OpenSPARC T2 design and verification files.
[OpenSPARC-T2-DV] / verif / env / config / cmp_common.config
CommitLineData
86530b38
AT
1// ========== Copyright Header Begin ==========================================
2//
3// OpenSPARC T2 Processor File: cmp_common.config
4// Copyright (C) 1995-2007 Sun Microsystems, Inc. All Rights Reserved
5// 4150 Network Circle, Santa Clara, California 95054, U.S.A.
6//
7// * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.
8//
9// This program is free software; you can redistribute it and/or modify
10// it under the terms of the GNU General Public License as published by
11// the Free Software Foundation; version 2 of the License.
12//
13// This program is distributed in the hope that it will be useful,
14// but WITHOUT ANY WARRANTY; without even the implied warranty of
15// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16// GNU General Public License for more details.
17//
18// You should have received a copy of the GNU General Public License
19// along with this program; if not, write to the Free Software
20// Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21//
22// For the avoidance of doubt, and except that if any non-GPL license
23// choice is available it will apply instead, Sun elects to use only
24// the General Public License version 2 (GPLv2) at this time for any
25// software where a choice of GPL license versions is made
26// available with the language indicating that GPLv2 or any later version
27// may be used, or where a choice of which version of the GPL is applied is
28// otherwise unspecified.
29//
30// Please contact Sun Microsystems, Inc., 4150 Network Circle, Santa Clara,
31// CA 95054 USA or visit www.sun.com if you need additional information or
32// have any questions.
33//
34// ========== Copyright Header End ============================================
35 -vera_dummy_diag=$DV_ROOT/verif/diag/vera/common/dummyTestcase.vr
36 // -vera_dummy_diag=dummyTestcase.vr
37 -pal_use_tgseed
38 -asm_diag_root=$DV_ROOT/verif/diag/assembly
39 -config_rtl=CMP
40 -config_rtl=CMP_BENCH
41 // Generic define for all core Benches (SPC2,CMPn,CCMn,FCn). Not set in SATs.
42 -config_rtl=CORE_BENCH
43
44 -drm_disk=[/export/home/n2=100]
45 -drm_freeprocessor=1.0
46 -drm_type=vcs
47 -env_base=$DV_ROOT/verif/env/cmp
48 -flist=$DV_ROOT/verif/env/common/verilog/monitors/monitors.flist
49 -flist=$DV_ROOT/verif/env/common/verilog/misc/misc.flist
50 -flist=$DV_ROOT/verif/env/common/verilog/nas_car/nas_car.flist
51 -flist=$DV_ROOT/verif/env/common/verilog/tlb_sync/tlb_sync.flist
52 -flist=$DV_ROOT/verif/env/common/verilog/int_sync/int_sync.flist
53 -flist=$DV_ROOT/verif/env/common/verilog/ldst_sync/ldst_sync.flist
54 -flist=$DV_ROOT/verif/env/common/verilog/err_sync/err_sync.flist
55 -flist=$DV_ROOT/verif/env/common/verilog/reg_slam/reg_slam.flist
56
57
58 -flist=$DV_ROOT/design/sys/iop/spc/spc_rtl.flist
59 -flist=$DV_ROOT/design/sys/iop/ccx/ccx_rtl.flist
60 -flist=$DV_ROOT/design/sys/iop/l2t/l2t_rtl.flist
61 -flist=$DV_ROOT/design/sys/iop/l2b/l2b_rtl.flist
62
63 -flist=$DV_ROOT/verif/env/cmp/cmp.flist
64
65
66 -fsdbDumplimit=1000
67 -image_diag_root=$DV_ROOT/verif/diag
68 -midas_args=-tsbtagfmt=tagtarget
69 -midas_args=-cpp_args=-traditional-cpp
70 -post_process_cmd="regreport -1 | tee status.log"
71 -midas_args=-DCMP
72
73 -sas_run_args=-DTSO_CHECKER
74// -sas_run_args=-DNO_TSO_CHECKER
75
76 -sas_run_args=-DINTR_TEST
77 -sas_run_args=-DMEM_DISABLE
78 -sas_run_args=-DFORCE_PC
79 -sas_run_args=-DTHREAD_STATUS_ADDR=0x9a00000000
80 SUNVFORCEOPTS
81 -sunv_args=-excludepreload
82 -sunv_args=-ignorepartial
83 -sunv_args=-out=cpu.v
84 -sunv_args=-path=SUNV_RTL_PATH
85 -sunv_args=-perlinclude=SUNV_PATH/include
86 -sunv_args=-preload=SUNVLIBS_SUNV
87 -sunv_args=-topcell=cpu
88 -sunv_args=-unusednet='unused$:unused\[[0-9]+\]$'
89 -sunv_args=-version
90 -sunv_args=-warn=2000
91 -sunv_use_nonprim
92 -sunv_args=-showCompiledOutCode=off
93 -sunv_args=-define=SIM
94 -sunv_args=-define=LIB
95 -sunv_args=-define=INITLATZERO
96 -vcs_build_args="-P $DV_ROOT/verif/env/common/pli/monitor/monitor_pli.tab"
97 -vcs_build_args="-P $DV_ROOT/verif/env/common/pli/socket/socket_pli.tab"
98 -vcs_build_args="-P $DV_ROOT/verif/env/common/pli/global_chkr/global_chkr.tab"
99#ifndef LINUX
100 -vcs_build_args=$DV_ROOT/verif/env/common/pli/monitor/libmonitor_pli.a
101 -vcs_build_args=$DV_ROOT/verif/env/common/pli/socket/libsocket_pli.a
102 -vcs_build_args=$DV_ROOT/verif/env/common/pli/global_chkr/libglobal_chkr.a
103#else
104 -vcs_build_args=$DV_ROOT/verif/env/common/pli/monitor/linux/libmonitor_pli.a
105 -vcs_build_args=$DV_ROOT/verif/env/common/pli/socket/linux/libsocket_pli.a
106 -vcs_build_args=$DV_ROOT/verif/env/common/pli/global_chkr/linux/libglobal_chkr.a
107#endif
108 -vcs_build_args=+define+INITLATZERO
109 -vcs_build_args=+define+LIB
110 -vcs_build_args=+define+TOP=tb_top
111 -vcs_build_args="+delay_mode_zero "
112 -vcs_build_args=+nospecify
113 -vcs_build_args=+notimingcheck
114 -vcs_build_args=-Mupdate
115 -vcs_build_args="-Xstrict=0x1 -syslib -lpthread +nbaopt -O4 -cc gcc -cpp g++ -ld g++"
116 -vcs_build_args=+v2k
117 -vcs_build_args="-nohsopt"
118#ifdef RAD1
119 -vcs_build_args=+rad+1
120#else
121 -vcs_build_args=+rad
122#endif
123 -vcs_build_args=SUNVLIBS_OTHER
124 //-vcs_build_args=+applylearn+$DV_ROOT/verif/env/cmp/pli_learn_all.tab
125 -vcs_run_args=+0in_checker_finish_delay+3000
126 -vcs_run_args=+paramPath=$DV_ROOT/verif/diag/vera/cmp/
127 -vcs_run_args=+vera_disable_final_report
128 -vcs_run_args=+vera_exit_on_error
129 -vcs_use_vera
130 -vera_config_root=$DV_ROOT/verif
131 -vera_diag_root=$DV_ROOT/verif/diag/vera
132 -vera_vcon_file=cmp_top.vcon
133 -vcs_run_args=+vera_new_debugger
134 -vlint_args=+define+TOP=tb_top
135 -vlint_args=-binary
136 -vlint_args=-depth 999
137 -vlint_args=-turn_unspecified_off
138 -vlint_args=SUNVLIBS_OTHER
139 -vlint_args=-vlint
140 -vlint_args=-vr $DV_ROOT/verif/env/config/vlint.rc
141 -vlint_top=tb_top
142
143 -config_rtl=ZIN_CORE_SUBSET
144 -zeroIn_build_args=+define+TOP=tb_top
145 -zeroIn_build_args=-ctrl $DV_ROOT/verif/env/cmp/cmp_zeroIn_cfg.v
146 -zeroIn_build_args=-ctrl $DV_ROOT/verif/env/common/coverage/0in_coverages.v
147 -zeroIn_build_args=-ctrl $DV_ROOT/verif/env/common/verilog/checkers/0in_checkers.v
148 -zeroIn_build_args=-d cpu
149 -zeroIn_build_args=-exit_on_directive_errors
150 -zeroIn_build_args=+error+command-19
151 -zeroIn_build_args=+error+command-46
152 -zeroIn_build_args=+error+command-6
153 -zeroIn_build_args=+error+command-7
154 -zeroIn_build_args=-incr
155#ifdef AXIS_BUILD
156 -zeroIn_build_args=-sim axis
157#else
158 -zeroIn_build_args=-sim vcs
159#ifndef NOFASTMOD
160 -zeroIn_build_args=-fastmod
161#endif
162#ifndef ZEROINCOV
163 -zeroIn_build_args="-fastsim turbo"
164#else
165 // This arg creates a 0in_coverage_bitmap.txt in the 0in build dir
166 -zeroIn_dbg_args=+0in_debug+display_stats_in_binary+coverage_bit_map
167#endif
168#endif
169 -zeroIn_build_args=SUNVLIBS_OTHER